參數(shù)資料
型號(hào): ICS1562BM-201-4LFT
廠商: IDT, Integrated Device Technology Inc
文件頁(yè)數(shù): 12/20頁(yè)
文件大?。?/td> 0K
描述: IC VIDEO CLK SYNTHESIZER 16-SOIC
標(biāo)準(zhǔn)包裝: 2,500
類型: 時(shí)鐘/頻率合成器,時(shí)鐘發(fā)生器,扇出配送
PLL:
輸入: CMOS,TTL,晶體
輸出: CMOS,PECL
電路數(shù): 1
比率 - 輸入:輸出: 1:3
差分 - 輸入:輸出: 無/是
頻率 - 最大: 260MHz
除法器/乘法器: 是/是
電源電壓: 4.75 V ~ 5.25 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 16-SOIC(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 16-SOIC
包裝: 帶卷 (TR)
其它名稱: 1562BM-201-4LFT
Overview
The ICS1562B is ideally suited to provide the graphics system
clock signals required by high-performance video DACs.
Fully programmable feedback and reference divider capability
allow virtually any frequency to be generated, not just simple
multiples of the reference frequency. The ICS1562B uses the
latest generation of frequency synthesis techniques developed
by ICS and is completely suitable for the most demanding
video applications.
PLL Synthesizer Description -
Ratiometric Mode
The ICS1562B generates its output frequencies using phase-
locked loop techniques. The phase-locked loop (or PLL) is a
closed-loop feedback system that drives the output frequency
to be ratiometrically related to the reference frequency pro-
vided to the PLL (see Figure 1). The reference frequency is
generated by an on-chip crystal oscillator or the reference
frequency may be applied to the ICS1562B from an external
frequency source.
The phase-frequency detector shown in the block diagram
drives the voltage-controlled oscillator, or VCO, to a frequency
that will cause the two inputs to the phase-frequency detector
to be matched in frequency and phase. This occurs when:
F(XTAL1) . Feedback Divider
F(VCO): =
Reference Divider
This expression is exact; that is, the accuracy of the output
frequency depends solely on the reference frequency provided
to the part (assuming correctly programmed dividers).
The VCO gain is programmable, which permits the ICS1562B
to be optimized for best performance at all operating frequencies.
The reference divider may be programmed for any modulus
from 1 to 128 in steps of one.
The feedback divider may be programmed for any modulus
from 37 through 448 in steps of one. Any even modulus from
448 through 896 can also be achieved by setting the “double”
bit which doubles the feedback divider modulus. The feedback
divider makes use of a dual-modulus prescaler technique that
allows the programmable counters to operate at low speed
without sacrificing resolution. This is an improvement over
conventional fixed prescaler architectures that typically im-
pose a factor-of-four penalty (or larger) in this respect.
Table 1 permits the derivator of “A” & “M” converter program-
ming directly from desired modulus.
PLL Post-Scaler
A programmable post-scaler may be inserted between the VCO
and the CLK+ and CLK- outputs of the ICS1562B. This is
useful in generating lower frequencies, as the VCO has been
optimized for high-frequency operation.
The post-scaler allows the selection of:
VCO frequency
VCO frequency divided by 2
VCO frequency divided by 4
Internal register bit (AUXCLK) value
Load Clock Divider
The ICS1562B has an additional programmable divider (re-
ferred to in Figure 1 as the N1 divider) that is used to generate
the LOAD clock frequency for the video DAC. The modulus
of this divider may be set to 3, 4, 5, 6, 8, 10, 12, 16 or 20 under
register control. The design of this divider permits the output
duty factor to be 50/50, even when an odd modulus is selected.
The input frequency to this divider is the output of the PLL
post-scaler described above. Additionally, this divider can be
disabled under register control.
Digital Inputs - ICS1562B-001 Option
The AD0-AD3 pins and the STROBE pin are used to load all
control registers of the ICS1562B (-001 option). The AD0-
AD3 and STROBE pins are each equipped with a pull-up and
will be at a logic HIGH level when not connected. They may
be driven with standard TTL or CMOS logic families.
The address of the register to be loaded is latched from the
AD0-AD3 pins by a negative edge on the STROBE pin. The
data for that register is latched from the AD0-AD3 pins by a
positive edge on the STROBE pin. See Figure 2 for a timing
diagram. After power-up, the ICS1562B-001 requires 32 reg-
ister writes for new programming to become effective. Since
only 13 registers are used at present, the programming system
can perform 19 “dummy” writes to address 13 or 14 to com-
plete the sequence.
ICS1562B
2
相關(guān)PDF資料
PDF描述
ICS843002AKI-40LFT IC SYNTHESIZER LVPECL 32-VFQFPN
VI-BND-MV-F4 CONVERTER MOD DC/DC 85V 150W
VI-BND-MV-F3 CONVERTER MOD DC/DC 85V 150W
VI-BND-MV-F1 CONVERTER MOD DC/DC 85V 150W
MS3454W16-9SW CONN RCPT 4POS JAM NUT W/SCKT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
ISL28005FH50Z-T7A 功能描述:放大器 IC 開發(fā)工具 ISL28005FH50Z MICROP WR CUR SENSE AMP W/ RoHS:否 制造商:International Rectifier 產(chǎn)品:Demonstration Boards 類型:Power Amplifiers 工具用于評(píng)估:IR4302 工作電源電壓:13 V to 23 V
ISL28006 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Micropower, Rail to Rail Input Current Sense Amplifier
ISL28006_10 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Micropower, Rail to Rail Input Current Sense Amplifier with Voltage Output
ISL28006_11 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:Micropower, Rail to Rail Input Current Sense Amplifier
ISL28006FH-100EVAL1Z 功能描述:放大器 IC 開發(fā)工具 ISL28006FH EVALRD 1 5LD GAIN OF 100 RoHS:否 制造商:International Rectifier 產(chǎn)品:Demonstration Boards 類型:Power Amplifiers 工具用于評(píng)估:IR4302 工作電源電壓:13 V to 23 V