參數(shù)資料
型號: K7A803601M
廠商: SAMSUNG SEMICONDUCTOR CO. LTD.
英文描述: 256Kx36 & 512Kx18 Synchronous SRAM
中文描述: 256Kx36
文件頁數(shù): 2/17頁
文件大?。?/td> 466K
代理商: K7A803601M
K7A801801M
256Kx36 & 512Kx18 Synchronous SRAM
- 2 -
Rev 3.0
May 1999
K7A803601M
256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM
The K7A803601M and K7A801801M are 9,437,184-bit Syn-
chronous Static Random Access Memory designed for high
performance second level cache of Pentium and Power PC
based System.
It is organized as 256K(512K) words of 36(18) bits and inte-
grates address and control registers, a 2-bit burst address
counter and added some new functions for high performance
cache RAM applications; GW, BW, LBO, ZZ. Write cycles are
internally self-timed and synchronous.
Full bus-width write is done by GW, and each byte write is per-
formed by the combination of WEx and BW when GW is high.
And with CS
1
high, ADSP is blocked to control signals.
Burst cycle can be initiated with either the address status pro-
cessor(ADSP) or address status cache controller(ADSC)
inputs. Subsequent burst addresses are generated internally in
the system
s burst sequence and are controlled by the burst
address advance(ADV) input.
LBO pin is DC operated and determines burst sequence(linear
or interleaved).
ZZ pin controls Power Down State and reduces Stand-by cur-
rent regardless of CLK.
The K7A803601M and K7A801801M are fabricated using SAM-
SUNG
s high performance CMOS technology and is available
in a 100pin TQFP package. Multiple power and ground pins are
utilized to minimize ground bounce.
GENERAL DESCRIPTION
FEATURES
Synchronous Operation.
2 Stage Pipelined operation with 4 Burst.
On-Chip Address Counter.
Self-Timed Write Cycle.
On-Chip Address and Control Registers.
3.3V+0.165V/-0.165V Power Supply.
I/O Supply Voltage 3.3V+0.165V/-0.165V for 3.3V I/O
or 2.5V+0.4V/-0.125V for 2.5V I/O
5V Tolerant Inputs Except I/O Pins.
Byte Writable Function.
Global Write Enable Controls a full bus-width write.
Power Down State via ZZ Signal.
LBO Pin allows a choice of either a interleaved burst or a lin-
ear burst.
Three Chip Enables for simple depth expansion with No Data
Contention only for TQFP ; 2cycle Enable, 2cycle Disable.
Asynchronous Output Enable Control.
ADSP, ADSC, ADV Burst Control Pins.
TTL-Level Three-State Output.
100-TQFP-1420A Package
LOGIC BLOCK DIAGRAM
CLK
LBO
ADV
ADSC
ADSP
CS
1
CS
2
CS
2
GW
BW
WEx
(x=a,b,c,d or a,b)
OE
ZZ
DQa
0
~ DQd
7
or DQa0 ~ DQb7
DQPa ~ DQPd
BURST CONTROL
LOGIC
BURST
ADDRESS
COUNTER
256Kx36 , 512Kx18
MEMORY
ARRAY
ADDRESS
REGISTER
CONTROL
LOGIC
OUTPUT
REGISTER
DATA-IN
REGISTER
BUFFER
C
R
C
R
A
0
~A
1
A
0
~A
1
or A
2
~A
18
or A
0
~A
18
A
0
~A
17
A
2
~A
17
FAST ACCESS TIMES
PARAMETER
Symbol
-14
-11
-10
Unit
Cycle Time
t
CYC
7.2
8.5
10
ns
Clock Access Time
t
CD
4.0
4.2
4.5
ns
Output Enable Access Time
t
OE
4.0
4.2
4.5
ns
相關(guān)PDF資料
PDF描述
K7A801809A 256Kx36 & 512Kx18 Synchronous SRAM
K7A803609A 256Kx36 & 512Kx18 Synchronous SRAM
K7A801809B 256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM
K7B803625 256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM
K7B803625B-QC75 256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
K7A803609A 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:256Kx36 & 512Kx18 Synchronous SRAM
K7A803609B 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM
K7A803609B_06 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:256Kx36 & 512Kx18 Synchronous SRAM
K7A803609B-PI25000 制造商:Samsung SDI 功能描述:
K7A803609B-QC25 制造商:SAMSUNG 制造商全稱:Samsung semiconductor 功能描述:256Kx36 & 512Kx18-Bit Synchronous Pipelined Burst SRAM