參數(shù)資料
型號: LA72700V
元件分類: 消費家電
英文描述: SPECIALTY CONSUMER CIRCUIT, PDSO36
封裝: 0.275 INCH, SSOP-36
文件頁數(shù): 2/16頁
文件大?。?/td> 517K
代理商: LA72700V
LC72710W, 72710LW
No.6166-10/30
Control Register 2
Address
Register
R/W
Initial value
BIT7
BIT6
BIT5
BIT4
BIT3
BIT2
BIT1
BIT0
05H
CTL2
W
00H
SUBBLK
BLK_RST
DACK
DREQ
RDY
VEC_OUT
DMA_RD
DMA
DMA (Valid only when SP is low.)
0: Do not use DMA transfer for readout of post-error correction data. (default)
1: Use DMA transfer for readout of post-error correction data.
DMA_RD (Valid only when SP is low.)
0: Use the RD signal as the DMA transfer read control signal. (default)
1: Use the DACK signal as the DMA transfer read control signal.
VEC_OUT
0: Do not perform post-horizontal correction output when vertical correction processing is not performed. (default)
1: Output all data, even when vertical correction processing is not performed. (Operation identical to that of the
LC72700)
When this flag is set and a frame of data with absolutely no errors is received, data that is completely identical to
the corresponding post-horizontal correction data is output with the timing of the output of post-vertical correction
data, even if vertical correction is not performed.
This flag must be set to create interface specifications identical to those of the LC72700.
RDY (Valid only when SP is low.)
0: The RDY output is issued with timing 1. (default)
1: The RDY output is issued with timing 2.
DREQ (Valid only when SP is low.)
0: Negative logic is used for the polarity of the DREQ signal. (default)
1: Positive logic is used for the polarity of the DREQ signal.
DACK (Valid only when SP is low.)
0: Negative logic is used for the polarity of the DACK signal. (default)
1: Positive logic is used for the polarity of the DACK signal.
BLK_RST
0: (default)
1: Resets the block synchronization circuit only.
Sets the block synchronization status to unsynchronized and clears the block synchronization protection counter.
However, note that this has no effect on the frame synchronization functions. Also note that during a
synchronization block reset, the INT signal is not output and the DO pin outputs a high level (high-impedance).
This flag is not automatically reset to 0. Applications must send a 0 value after setting this flag.
SUBBLK
0: Normal status. (default)
1: Set to 1 when a substation (for example a dGPS station during VICS reception) is temporarily received.
The SUBBLK and BLK_RST flags are mainly used when receiving and processing VICS data and dGPS data at the
same time. (See page 26.)
RDY Signal Output Timing
RD
RDY
Timing1
RDY
Timing2
DATn
VALID
OUTPUT
相關(guān)PDF資料
PDF描述
LA72700V SPECIALTY CONSUMER CIRCUIT, PDSO36
LA72702NV SPECIALTY CONSUMER CIRCUIT, PDSO24
LA72702NV SPECIALTY CONSUMER CIRCUIT, PDSO24
LA72702VA SPECIALTY CONSUMER CIRCUIT, PDSO24
LA7270 2 CHANNEL, VIDEO PREAMPLIFIER, PDIP22
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LA72700V-MPB-E 制造商:ON Semiconductor 功能描述:VIDEO ICS - Ammo Pack
LA72700V-N-MPB-E 制造商:ON Semiconductor 功能描述:VIDEO ICS - Ammo Pack
LA72700V-N-TLM-E 制造商:ON Semiconductor 功能描述:VIDEO ICS - Tape and Reel 制造商:ON Semiconductor 功能描述:REEL / VIDEO ICS
LA72702NV 制造商:SANYO 制造商全稱:Sanyo Semicon Device 功能描述:Monolithic Linear IC For US TV BTSC Decoder
LA72702NV-MPB-E 功能描述:編碼器、解碼器、復(fù)用器和解復(fù)用器 RoHS:否 制造商:Micrel 產(chǎn)品:Multiplexers 邏輯系列:CMOS 位數(shù): 線路數(shù)量(輸入/輸出):2 / 12 傳播延遲時間:350 ps, 400 ps 電源電壓-最大:2.625 V, 3.6 V 電源電壓-最小:2.375 V, 3 V 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:QFN-44 封裝:Tray