參數(shù)資料
型號(hào): LC7153M
元件分類: PLL合成/DDS/VCOs
英文描述: PLL FREQUENCY SYNTHESIZER, 160 MHz, PDSO24
封裝: MFP-24
文件頁(yè)數(shù): 9/11頁(yè)
文件大?。?/td> 279K
代理商: LC7153M
LC7153, 7153M
No.4160–7/11
Mode 2 command format and functions
The Mode 2 command comprises the data bits which de-
termine the reference frequency divider ratio and control
functions. The command format is shown in figure 3. Bit
R0 is the first bit received.
Bits R0 to R13 determine the reference divider ratio. The
range of allowable divider ratios is NR=8 (0008H) to 16383
(3FFFH).
Bits FL0 and FL1 are the fast lock-up mode select bits.
The fast lock-up modes are shown in table 2. The higher
the mode number, the greater the expansion width of the
detected phase error signal.
Bits OA and OB are the uncommitted output control bits.
They are latched and then inverted to control OUTA and
OUTB, respectively. If either bit is 1, the open-drain out-
put is pulled LOW.
Bits FA and FB are the input frequency range select bits.
The PIA and PIB frequency ranges, set by FA and FB, re-
spectively, are shown in table 3.
Table 3. Frequency ranges
Bits HSA, HSB and HSM are the fast lock-up control bits.
When HSA or HSB=1, the fast lock-up circuits for PLLA
or PLLB, respectively, are ON. When HSA or HSB=0, the
respective circuits are OFF. For use with FM, the fast lock-
up circuits should be OFF. HSM determines the fast lock-
up operating mode. When HSM=0, operating mode 0 is
selected and the fast lock-up only operates when the PLLs
are unlocked. When HSM=1, operating mode 1 is selected
and the fast lock-up operates normally, as shown in figure
4.
Figure 3. Mode 2 command (reference divider and control data)
0
L
F1
L
Fe
d
o
m
p
u
-
k
c
o
l
t
s
a
F
00
0
10
1
01
2
11
3
B
F
,
A
Fe
g
n
a
r
y
c
n
e
u
q
e
r
f
t
u
p
n
It
i
n
U
00
.
0
4
o
t
5
.
1z
H
M
10
6
1
o
t
5
3z
H
M
Figure 4. Fast lock-up operating modes
Bit SB is the standby mode control bit. When SB=1, standby
mode is selected. In standby mode, PLLB is stopped, PIB
is pulled LOW, and PDB1 and PDB2 are high impedance.
When SB=0, normal operation is selected.
Bits UL0 and UL1 determine the unlock detection thresh-
old. The PLL unlock detector output, LDA or LDB, is pulled
LOW when the phase differential between the reference
and the divider inputs exceeds the threshold set by UL0
and UL1. The threshold for different crystal frequencies is
shown in table 4, and the threshold for other frequencies
can be calculated. The threshold is common to both PLLs.
Note that a PLL will temporarity lose lock when either UL0
or UL1 is changed.
相關(guān)PDF資料
PDF描述
LC72121M PLL FREQUENCY SYNTHESIZER, 160 MHz, PDSO24
LC72121 PLL FREQUENCY SYNTHESIZER, 160 MHz, PDIP22
LC72121V PLL FREQUENCY SYNTHESIZER, 160 MHz, PDSO24
LC72121M PLL FREQUENCY SYNTHESIZER, 160 MHz, PDSO24
LC72131M PLL FREQUENCY SYNTHESIZER, 40 MHz, PDSO20
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LC717A00AJ 制造商:SANYO 制造商全稱:Sanyo Semicon Device 功能描述:Capacitance-Digital-Converter LSI for Electrostatic Capacitive Touch Sensors
LC717A00AJ-AH 功能描述:電容觸摸傳感器 TOUCH SENSOR IC RoHS:否 制造商:Microchip Technology 電源電壓: 通道數(shù)量: 封裝 / 箱體: 尺寸: 溫度范圍:
LC717A00AR 制造商:SANYO 制造商全稱:Sanyo Semicon Device 功能描述:Capacitance-Digital-Converter LSI for Electrostatic Capacitive Touch Sensors
LC717A00ARGEVB 功能描述:數(shù)據(jù)轉(zhuǎn)換 IC 開發(fā)工具 EVM FOR LC717A00AR RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評(píng)估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
LC717A00ARGEVK 制造商:ON Semiconductor 功能描述:EVAL BD FOR LC717A00ARGEVK - Bulk 制造商:ON Semiconductor 功能描述:IC TOUCH SENSOR CAP-DGTL VCT28