參數(shù)資料
型號: LC749450NW
廠商: Sanyo Electric Co.,Ltd.
英文描述: Silicon Gate CMOS IC Digital RGB Image Processor IC
中文描述: 硅柵CMOS集成電路數(shù)字RGB圖像處理器芯片
文件頁數(shù): 5/17頁
文件大?。?/td> 81K
代理商: LC749450NW
No.8096-5/17
LC749450NW
Signal type
Video signals
Number of pins
10
10
10
1
Symbol
YIN
CBI
CRI
DHS
Description
Notes
Y or G
Cb or B or C
Cr or R or OSD
Horizontal sync signal
NTSC/PAL/DTV (4801, 480P, 1080I)
or progressive scan RGB (up to SXGA)
or NTSC/PAL decoder input
Pixel sync horizontal sync signal input
The polarity can be switched by setting the DVPOLIN internal register.
Vertical sync signal input
The polarity can be switched by setting the DVPOLIN internal register.
Valid video period enable signal (horizontal/composite)
Valid video period enable signal (vertical)
Field signal input
System clock input
System clock input
Fixed clock input or test clock input
System reset input, active low
Sync signals
1
DVS
Vertical sync signal
Data enable
signals
1
1
1
1
1
1
1
DEHI
DEVI
FIELD
CLKI
DCLKI
XTAL
XRST
Data enable
Vertical data enable
Field signal input
Clock
Used for the output dot clock
Pixel clock
Fixed oscillator
System reset
Total
System reset
40
I/O Specifications
Input Signals
Signal type
Video signals
Number of pins
10
10
10
1
Symbol
ODG
ODB
ODR
DHO
Description
Notes
G
B
R
Horizontal sync signal
RGB output
The LC749450NW also supports dithered 8-bit output.
Sync signals
This pin outputs the DHS pin input after a delay. (Used for pixel sync.)
(This can be set over the I
2
C bus.)
Outputs a vertical pixel sync signal.
Outputs a valid area signal.
1
1
DVO
AREA
Vertical sync signal
Data enable
Data enable
signals
Pixel clocks
Clamp pulse
signals
Clamp levels
1
1
CLKOUT
CLAMPO
Outputs the input clock
For A/D conversion
The polarity can be inverted.
Outputs a pulse signal used for A/D conversion clamp period verification
1
1
1
1
CLPG
CLPB
CLPR
ODEVPPO Field discrimination
Y/G clamp level
Cb/B clamp level
Cr/R clamp level
Clamp level discrimination output
(Too large: low, too small: high, match: high-impedance)
Field
discrimination
signals
Total
Outputs an odd/even field discrimination signal
(Used when IP conversion is not used.)
39
Output Signals
Signal type
I
2
C bus signals
Number of pins
1
1
1
Symbol
SDAIO
SCLI
SLADR
Description
Notes
Data bus
Bus clock
Slave switching
Used for setting internal registers and reading out the internal status.
The slave address is “1110000+(R/W)”.
Sets the I
2
C bus slave address.
Normally low, High: E2h, Low: E0h.
Data output enable signal
Data output
signals
XTAL
1
OE
1
XTALSW
This signal sets the XTAL clock pin input operation
High: The XTAL clock input signal is divided by 2.
Total
5
Control Signals
相關(guān)PDF資料
PDF描述
LC74FCT164245 Fast 16-Bit CMOS Bidirectional Transceiver(Supporting 3.3 to 5V Operation)
LC74FCT164245T Fast 16-Bit CMOS Bidirectional Transceiver(Supporting 3.3 to 5V Operation)
LC74FCT16425T Fast 16-Bit CMOS Bidirectional Transceiver(快速16位CMOS雙向收發(fā)器)
LC7500 ELECTRONIC ATTENUATION CONTROLLER
LC7500M ELECTRONIC ATTENUATION CONTROLLER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LC749460W 制造商:SANYO 制造商全稱:Sanyo Semicon Device 功能描述:Silicon gate Digital RGB Processor LSI
LC74950BG 制造商:SANYO 制造商全稱:Sanyo Semicon Device 功能描述:CMOS IC Silicon gate 40/30MSPS Analog Display I/F LSI
LC74950BG-TLM-H 功能描述:視頻模擬/數(shù)字化轉(zhuǎn)換器集成電路 RoHS:否 制造商:Texas Instruments 輸入信號類型:Differential 轉(zhuǎn)換器數(shù)量:1 ADC 輸入端數(shù)量:4 轉(zhuǎn)換速率:3 Gbps 分辨率:8 bit 結(jié)構(gòu): 輸入電壓:3.3 V 接口類型:SPI 信噪比: 電壓參考: 電源電壓-最大:3.45 V 電源電壓-最小:3.15 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:TCSP-48 封裝:Reel
LC74980W 制造商:未知廠家 制造商全稱:未知廠家 功能描述:
LC74981W 制造商:未知廠家 制造商全稱:未知廠家 功能描述: