參數(shù)資料
型號: MBM29LV017-90PBT-SF2
廠商: FUJITSU LTD
元件分類: DRAM
英文描述: RP Series - Econoline Unregulated DC-DC Converters; Input Voltage (Vdc): 15V; Output Voltage (Vdc): 24V; Power: 1W; Pot-Core Transformer - separated windings; High 5.2kVDC Isolation in compact size; Optional Continuous Short Circuit Protected; Pin Compatible with RH & RK Series; Approved for Medical Applications; UL and EN Safety Approvals; Efficiency to 82%
中文描述: 2M X 8 FLASH 3V PROM, 90 ns, PBGA48
封裝: PLASTIC, FBGA-48
文件頁數(shù): 20/52頁
文件大小: 600K
代理商: MBM29LV017-90PBT-SF2
20
MBM29LV017
-80/-90/-12
DQ
7
Data Polling
The MBM29LV017 device features Data Polling as a method to indicate to the host that the Embedded Algorithms
are in progress or completed. During the Embedded Program Algorithm, an attempt to read the device will
produce the complement of the data last written to DQ
7
. Upon completion of the Embedded Program Algorithm,
an attempt to read the device will produce the true data last written to DQ
7
. During the Embedded Erase Algorithm,
an attempt to read the device will produce a “0” at the DQ
7
output. Upon completion of the Embedded Erase
Algorithm an attempt to read the device will produce a “1” at the DQ
7
output. The flowchart for Data Polling (DQ
7
)
is shown in Figure 19.
For chip erase and sector erase, the Data Polling is valid after the rising edge of the sixth WE pulse in the six
write pulse sequence. Data Polling must be performed at sector address within any of the sectors being erased
and not a protected sector. Otherwise, the status may not be valid. Once the Embedded Algorithm operation is
close to being completed, the MBM29LV017 data pins (DQ
7
) may change asynchronously while the output enable
(OE) is asserted low. This means that the device is driving status information on DQ
7
at one instant of time and
then that byte’s valid data at the next instant of time. Depending on when the system samples the DQ
7
output,
it may read the status or valid data. Even if the device has completed the Embedded Algorithm operation and
DQ
7
has a valid data, the data outputs on DQ
0
to DQ
6
may be still invalid. The valid data on DQ
0
to DQ
7
will be
read on the successive read attempts.
The Data Polling feature is only active during the Embedded Programming Algorithm, Embedded Erase
Algorithm, or sector erase time-out. (See Table 8.)
See Figure 9 for the Data Polling timing specifications and diagrams.
DQ
6
Toggle Bit I
The MBM29LV017 also features the “Toggle Bit I” as a method to indicate to the host system that the Embedded
Algorithms are in progress or completed.
During an Embedded Program or Erase Algorithm cycle, successive attempts to read (OE toggling) data from
the devices will result in DQ
6
toggling between one and zero. Once the Embedded Program or Erase Algorithm
cycle is completed, DQ
6
will stop toggling and valid data will be read on the next successive attempts. During
programming, the Toggle Bit I is valid after the rising edge of the fourth WE pulse in the four write pulse sequence.
For chip erase and sector erase, the Toggle Bit I is valid after the rising edge of the sixth WE pulse in the six
write pulse sequence. The Toggle Bit I is active during the sector time out.
In programming, if the sector being written to is protected, the toggle bit will toggle for about 2 μs and then stop
toggling without the data having changed. In erase, the device will erase all the selected sectors except for the
ones that are protected. If all selected sectors are protected, the chip will toggle the toggle bit for about 50 μs
and then drop back into read mode, having changed none of the data.
Either CE or OE toggling will cause the DQ
6
to toggle. In addition, an Erase Suspend/Resume command will
cause the DQ
6
to toggle.
See Figure 10 and Figure 20 for the Toggle Bit I timing specifications and diagrams.
相關(guān)PDF資料
PDF描述
MBM29LV017-80PTN HF full bridge driver IC
MBM29LV017-80PTR 600 V CCFL ballast driver IC
MBM29LV017-90PBT Half bridge control IC for CCFL backlighting
MBM29LV017-90PTN Half bridge control IC for CCFL backlighting
MBM29LV017-90PTR 16M (2M X 8) BIT
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MBM29LV017-90PTN 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:16M (2M X 8) BIT
MBM29LV017-90PTR 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:16M (2M X 8) BIT
MBM29LV080A 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:8M (1M x 8) BIT
MBM29LV080A-12 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:8M (1M x 8) BIT
MBM29LV080A-12PTR 制造商:FUJITSU 制造商全稱:Fujitsu Component Limited. 功能描述:8M (1M x 8) BIT