參數(shù)資料
型號(hào): MC88920DW
廠商: MOTOROLA INC
元件分類(lèi): 時(shí)鐘及定時(shí)
英文描述: LOW SKEW CMOS PLL CLOCK DRIVER With Power-Down/ Power-Up Feature
中文描述: 88920 SERIES, PLL BASED CLOCK DRIVER, 5 TRUE OUTPUT(S), 1 INVERTED OUTPUT(S), PDSO20
封裝: PLASTIC, SOIC-20
文件頁(yè)數(shù): 5/10頁(yè)
文件大?。?/td> 116K
代理商: MC88920DW
MC88920
TIMING SOLUTIONS
BR1333 — REV 5
5
MOTOROLA
AC CHARACTERISTICS
(TA = 0
°
C to 70
°
C; VCC = 5.0V
±
5%)
Symbol
Parameter
Mimimum
Maximum
Unit
Condition
tRISE/FALL
1
All Outputs
Rise/Fall Time, All Outputs into 50
Load
0.3
1.6
ns
tRISE – 0.8V to 2.0V
tFALL – 2.0V to 0.8V
tRISE/FALL
1
2X_Q Output
Rise/Fall Time into a 20pF Load, With
Termination Specified in AppNote 3
0.5
1.6
ns
tRISE – 0.8V to 2.0V
tFALL – 2.0V to 0.8V
tpulse width(a)
1
(Q0, Q1, Q2, Q3)
Output Pulse Width
Q0, Q1, Q2, Q3 at VCC/2
0.5tcycle – 0.5
5
0.5tcycle + 0.5
5
ns
50
Load Terminated to
VCC/2 (See Application
Note 3)
tpulse width(b)
1
(2X_Q Output)
Output Pulse Width
2X_Q at VCC/2
0.5tcycle – 0.5
5
0.5tcycle + 0.5
5
ns
50
Load Terminated to
VCC/2 (See Application
Note 3)
tPD
1,4
SYNC – Q/2
SYNC Input to Q/2 Output Delay
(Measured at SYNC and Q/2 Pins)
–0.75
–0.15
ns
With 1M
From RC1
to An VCC
(See Application Note 2)
+1.25
7
+3.25
7
ns
With 1M
From RC1
to An GND
(See Application Note 2)
tSKEWr
1,2
(Rising)
Output–to–Output Skew
Between Outputs Q0–Q2, Q/2
(Rising Edge Only)
500
ps
Into a 50
Load
Terminated to VCC/2
(See Timing Diagram in
Figure 6)
tSKEWf
1,2
(Falling)
Output–to–Output Skew
Between Outputs Q0–Q2
(Falling Edge Only)
1.0
ns
Into a 50
Load
Terminated to VCC/2
(See Timing Diagram in
Figure 6)
tSKEWall
1,2
Output–to–Output Skew
2X_Q, Q/2, Q0–Q2 Rising
Q3 Falling
1.0
ns
Into a 50
Load
Terminated to VCC/2
(See Timing Diagram in
Figure 6)
tLOCK
3
Phase–Lock Acquisition Time,
All Outputs to SYNC Input
1
10
ms
tPHL MR – Q
Propagation Delay,
MR to Any Output (High–Low)
1.5
13.5
ns
Into a 50
Load
Terminated to VCC/2
tREC, MR to
SYNC
6
Reset Recovery Time rising MR edge
to falling SYNC edge
9
ns
tREC, MR to
Normal Operation
Recovery Time for Outputs 2X_Q, Q0,
Q1 to Return to Normal PLL Operation
3 Clock Cycles
(Q Frequency)
ns
tW, MR LOW
6
Minimum Pulse Width, MR input Low
5
ns
tW, RST_IN LOW
Minimum Pulse Width, RST_IN Low
10
ns
When in Phase–Lock
tPZL
Output Enable Time
RST_IN Low to RST_OUT Low
1.5
16.5
ns
See Application
Note 5
tPLZ
Output Enable Time
RST_IN High to RST_OUT High Z
1016 ‘Q’ Cycles
(508 Q/2 Cycles)
1024 ‘Q’ Cycles
(512 Q/2 Cycles)
ns
See Application
Note 5
1. These specifications are not tested, they are guaranteed by statistical characterization. See Application Note 1 for a discussion of this
methodology.
2. Under equally loaded conditions and at a fixed temperature and voltage.
3. With VCC fully powered–on: tCLOCK Max is with C1 = 0.1
μ
F; tLOCK Min is with C1 = 0.01
μ
F.
4. See Application Note 4 for the distribution in time of each output referenced to SYNC.
5. Refer to Application Note 3 to translate signals to a 1.5V threshold.
6. Specification is valid only when the PLL_EN pin is low.
7. This is a typical specification only, worst case guarantees are not provided.
相關(guān)PDF資料
PDF描述
MC88921DW LOW SKEW CMOS PLL CLOCK DRIVER With Power-Down/ Power-Up Feature
MC88921 LOW SKEW CMOS PLL CLOCK DRIVER With Power-Down/ Power-Up Feature
MC88LV915 LOW SKEW CMOS PLL CLOCK DRIVER
MC88LV915T LOW SKEW CMOS PLL CLOCK DRIVER
MC88LV926 LOW SKEW CMOS PLL 68060 CLOCK DRIVER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC88920EG 功能描述:IC PLL CLOCK DRIVER 20-SOIC RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專(zhuān)用 系列:- 標(biāo)準(zhǔn)包裝:1,500 系列:- 類(lèi)型:時(shí)鐘緩沖器/驅(qū)動(dòng)器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱(chēng):93786AFT
MC88920EGR2 功能描述:IC PLL CLOCK DRIVER 20-SOIC RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 專(zhuān)用 系列:- 標(biāo)準(zhǔn)包裝:1,500 系列:- 類(lèi)型:時(shí)鐘緩沖器/驅(qū)動(dòng)器 PLL:是 主要目的:- 輸入:- 輸出:- 電路數(shù):- 比率 - 輸入:輸出:- 差分 - 輸入:輸出:- 頻率 - 最大:- 電源電壓:3.3V 工作溫度:0°C ~ 70°C 安裝類(lèi)型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:帶卷 (TR) 其它名稱(chēng):93786AFT
MC88921 制造商:MOTOROLA 制造商全稱(chēng):Motorola, Inc 功能描述:LOW SKEW CMOS PLL CLOCK DRIVER With Power-Down/ Power-Up Feature
MC88921DW 制造商:MOTOROLA 制造商全稱(chēng):Motorola, Inc 功能描述:LOW SKEW CMOS PLL CLOCK DRIVER With Power-Down/ Power-Up Feature
MC889AL 制造商:Rochester Electronics LLC 功能描述:- Bulk