參數(shù)資料
型號(hào): MD82C54-10/B
廠商: INTERSIL CORP
元件分類: 時(shí)鐘/數(shù)據(jù)恢復(fù)及定時(shí)提取
英文描述: 3 TIMER(S), PROGRAMMABLE TIMER, CDIP24
封裝: CERDIP-24
文件頁(yè)數(shù): 16/19頁(yè)
文件大?。?/td> 380K
代理商: MD82C54-10/B
6
A new initial count may be written to a Counter at any time
without affecting the Counter’s programmed Mode in any way.
Counting will be affected as described in the Mode definitions.
The new count must follow the programmed count format.
If a Counter is programmed to read/write two-byte counts,
the following precaution applies. A program must not trans-
fer control between writing the first and second byte to
another routine which also writes into that same Counter.
Otherwise, the Counter will be loaded with an incorrect
count.
Read Operations
It is often desirable to read the value of a Counter without
disturbing the count in progress. This is easily done in the
82C54.
There are three possible methods for reading the Counters.
The first is through the Read-Back command, which is
explained later. The second is a simple read operation of the
Counter, which is selected with the A1, A0 inputs. The only
requirement is that the CLK input of the selected Counter
must be inhibited by using either the GATE input or external
logic. Otherwise, the count may be in process of changing
when it is read, giving an undefined result.
Counter Latch Command
The other method for reading the Counters involves a spe-
cial software command called the “Counter Latch Com-
mand”. Like a Control Word, this command is written to the
Control Word Register, which is selected when A1, A0 = 11.
Also, like a Control Word, the SC0, SC1 bits select one of
the three Counters, but two other bits, D5 and D4, distin-
guish this command from a Control Word.
.
The selected Counter’s output latch (OL) latches the count
when the Counter Latch Command is received. This count is
held in the latch until it is read by the CPU (or until the Counter
is reprogrammed). The count is then unlatched automatically
and the OL returns to “following” the counting element (CE).
This allows reading the contents of the Counters “on the fly”
without affecting counting in progress. Multiple Counter Latch
Commands may be used to latch more than one Counter.
Each latched Counter’s OL holds its count until read. Counter
Latch Commands do not affect the programmed Mode of the
Counter in any way.
If a Counter is latched and then, some time later, latched
again before the count is read, the second Counter Latch
Command is ignored. The count read will be the count at the
time the first Counter Latch Command was issued.
With either method, the count must be read according to the
programmed format; specifically, if the Counter is pro-
grammed for two byte counts, two bytes must be read. The
two bytes do not have to be read one right after the other;
Possible Programming Sequence
A1
A0
Control Word - Counter 0
1
Control Word - Counter 1
1
Control Word - Counter 2
1
LSB of Count - Counter 2
1
0
LSB of Count - Counter 1
0
1
LSB of Count - Counter 0
0
MSB of Count - Counter 0
0
MSB of Count - Counter 1
0
1
MSB of Count - Counter 2
1
0
Possible Programming Sequence
A1
A0
Control Word - Counter 2
1
Control Word - Counter 1
1
Control Word - Counter 0
1
LSB of Count - Counter 2
1
0
MSB of Count - Counter 2
1
0
LSB of Count - Counter 1
0
1
MSB of Count - Counter 1
0
1
LSB of Count - Counter 0
0
MSB of Count - Counter 0
0
Possible Programming Sequence
A1
A0
Control Word - Counter 1
1
Control Word - Counter 0
1
LSB of Count - Counter 1
0
1
Control Word - Counter 2
1
LSB of Count - Counter 0
0
MSB of Count - Counter 1
0
1
LSB of Count - Counter 2
1
0
MSB of Count - Counter 0
0
MSB of Count - Counter 2
1
0
NOTE: In all four examples, all counters are programmed to
Read/Write two-byte counts. These are only four of many
programming sequences.
A1, A0 = 11; CS = 0; RD = 1; WR = 0
D7
D6
D5
D4
D3
D2
D1
D0
SC1
SC0
0
XXXX
SC1, SC0 - specify counter to be latched
SC1
SC0
COUNTER
00
0
01
1
10
2
1
Read-Back Command
D5, D4 - 00 designates Counter Latch Command, X - Don’t Care.
NOTE: Don’t Care bits (X) should be 0 to insure compatibility with
future products.
82C54
相關(guān)PDF資料
PDF描述
MD82C54-12/B 3 TIMER(S), PROGRAMMABLE TIMER, CDIP24
MR82C54/883 3 TIMER(S), PROGRAMMABLE TIMER, CQCC28
MD82C54/883 3 TIMER(S), PROGRAMMABLE TIMER, CDIP24
MR82C84A/883 25 MHz, PROC SPECIFIC CLOCK GENERATOR, CQCC20
MR83C154DCXXX-12/883D 8-BIT, MROM, 12 MHz, MICROCONTROLLER, CQCC44
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MD82C54-12 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CMOS Programmable Interval Timer
MD82C54-12B 制造商:INTERSIL 制造商全稱:Intersil Corporation 功能描述:CMOS Programmable Interval Timer
MD82C54B 制造商: 功能描述: 制造商:undefined 功能描述:
MD82C54Q 制造商: 功能描述: 制造商:undefined 功能描述:
MD82C55/R 制造商:Rochester Electronics LLC 功能描述:- Bulk