
MPC8308 PowerQUICC II Pro Processor Hardware Specification, Rev. 3
Freescale Semiconductor
49
Enhanced Secure Digital Host Controller (eSDHC)
13.3.1
High Speed Output Path (Write)
This figure provides the data and command output timing diagram.
Figure 38. High Speed Output Path
13.3.2
High Speed Input Path (Read)
This figure provides the data and command input timing diagram.
Figure 39. High Speed Input Path
Output Valid Time: tSHSKHOV
Output Hold Time: tSHSKHOX
tIH (2 ns)
tCLK_DELAY
Input at the
SD CLK at
Driving
Edge
Sampling
Edge
the Card Pin
SD Card Pins
tISU (6 ns)
tDATA_DELAY
tSHSCKL
tSHSCK (Clock Cycle)
SD CLK at the
MPC8308 Pin
Output from the
MPC8308 Pins
tCLK_DELAY
Output from the
SD CLK at
the Card Pin
SD Card Pins
tSHSIVKH
Driving
Edge
Sampling
Edge
tOH
tDATA_DELAY
tODLY
tSHSCK (Clock Cycle)
1/2 Cycle
tSHSIXKH
(MPC8308 Input
Input at the
MPC8308 Pins
SD CLK at the
MPC8308 Pin