參數(shù)資料
型號: MT55L256V36PT-6
廠商: CYPRESS SEMICONDUCTOR CORP
元件分類: SRAM
英文描述: 256K X 36 ZBT SRAM, 3.5 ns, PQFP100
封裝: PLASTIC, TQFP-100
文件頁數(shù): 6/25頁
文件大?。?/td> 304K
代理商: MT55L256V36PT-6
14
8Mb: 512K x 18, 256K x 32/36 Pipelined ZBT SRAM
Micron Technology, Inc., reserves the right to change products or specifications without notice.
MT55L512L18P_C.p65 – Rev. 2/02
2002, Micron Technology, Inc.
8Mb: 512K x 18, 256K x 32/36
PIPELINED ZBT SRAM
TRUTH TABLE
(Notes 5-10)
ADDRESS
ADV/
OPERATION
USED
C E # CE2# C E 2 Z Z
L D # R/W# B W x O E # CKE# C L K
D Q
NOTES
DESELECT Cycle
None
H
X
L
X
L
L-H High-Z
DESELECT Cycle
None
X
H
X
L
X
L
L-H High-Z
DESELECT Cycle
None
X
L
X
L
L-H High-Z
CONTINUE DESELECT Cycle
None
X
L
H
X
L
L-H High-Z
1
READ Cycle
External
L
H
L
H
X
L
L-H
Q
(Begin Burst)
READ Cycle
Next
X
L
H
X
L
L-H
Q
1, 11
(Continue Burst)
NOP/DUMMY READ
External
L
H
L
H
X
H
L
L-H High-Z
2
(Begin Burst)
DUMMY READ
Next
X
L
H
X
H
L
L-H High-Z
1, 2,
(Continue Burst)
11
WRITE Cycle
External
L
H
L
X
L
L-H
D
3
(Begin Burst)
WRITE Cycle
Next
X
L
H
X
L
X
L
L-H
D
1, 3,
(Continue Burst)
11
NOP/WRITE ABORT
None
L
H
L
H
X
L
L-H High-Z
2, 3
(Begin Burst)
WRITE ABORT
Next
X
L
H
X
H
X
L
L-H High-Z
1, 2,
(Continue Burst)
3, 11
IGNORE CLOCK EDGE
Current
X
L
X
H
L-H
4
(Stall)
SNOOZE MODE
None
X
H
X
High-Z
NOTE: 1. CONTINUE BURST cycles, whether READ or WRITE, use the same control inputs. The type of cycle performed (READ or
WRITE) is chosen in the initial BEGIN BURST cycle. A CONTINUE DESELECT cycle can only be entered if a DESELECT cycle
is executed first.
2. DUMMY READ and WRITE ABORT cycles can be considered NOPs because the device performs no external operation.
A WRITE ABORT means a WRITE command is given, but no operation is performed.
3. OE# may be wired LOW to minimize the number of control signals to the SRAM. The device will automatically turn off
the output drivers during a WRITE cycle. OE# may be used when the bus turn-on and turn-off times do not meet an
application’s requirements.
4. If an IGNORE CLOCK EDGE command occurs during a READ operation, the DQ bus will remain active (Low-Z). If it
occurs during a WRITE cycle, the bus will remain in High-Z. No WRITE operations will be performed during the IGNORE
CLOCK EDGE cycle.
5. X means “Don’t Care.” H means logic HIGH. L means logic LOW. BWx = H means all byte write signals (BWa#, BWb#,
BWc# and BWd#) are HIGH. BWx = L means one or more byte write signals are LOW.
6. BWa# enables WRITEs to Byte “a” (DQa pins); BWb# enables WRITEs to Byte “b” (DQb pins); BWc# enables WRITEs to
Byte “c” (DQc pins); BWd# enables WRITEs to Byte “d” (DQd pins).
7. All inputs except OE# and ZZ must meet setup and hold times around the rising edge (LOW to HIGH) of CLK.
8. Wait states are inserted by setting CKE# HIGH.
9. This device contains circuitry that will ensure that the outputs will be in High-Z during power-up.
10. The device incorporates a 2-bit burst counter. Address wraps to the initial address every fourth burst cycle.
11. The address counter is incremented for all CONTINUE BURST cycles.
相關(guān)PDF資料
PDF描述
MT5C2561EC-45IT 256K X 1 STANDARD SRAM, 45 ns, CQCC28
M378T3253FG0-CE6 32M X 64 DDR DRAM MODULE, 0.45 ns, DMA240
M93C06-DS3TG 16 X 16 MICROWIRE BUS SERIAL EEPROM, PDSO8
M93C06-WDS7 16 X 16 MICROWIRE BUS SERIAL EEPROM, PDSO8
MT2VDDT832UY-75XX 8M X 32 DDR DRAM MODULE, 0.75 ns, DMA100
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MT55L256V36PT-7.5 制造商:Cypress Semiconductor 功能描述:256KX36 SRAM PLASTIC TQFP 3.3V 制造商:Rochester Electronics LLC 功能描述:- Bulk
MT55L256V36PT-7.5TR 制造商:Rochester Electronics LLC 功能描述:- Tape and Reel
MT55L512L18FF-11 制造商:Micron Technology Inc 功能描述:
MT55L512L18FT-12 制造商:Rochester Electronics LLC 功能描述:- Bulk 制造商:Micron Technology Inc 功能描述:
MT55L512L18P 制造商:MICRON 制造商全稱:Micron Technology 功能描述:8Mb ZBT SRAM