VEE Q V
參數(shù)資料
型號: NB7L86MMNG
廠商: ON Semiconductor
文件頁數(shù): 5/12頁
文件大?。?/td> 0K
描述: IC GATE MULTI FUNCT DIFF 16-QFN
標(biāo)準(zhǔn)包裝: 123
邏輯類型: 可配置多功能
電路數(shù): 2
輸入數(shù): 2
施密特觸發(fā)器輸入:
輸出類型: 差分
電源電壓: 2.4 V ~ 3.5 V
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 16-VFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 16-QFN(3x3)
包裝: 管件
其它名稱: NB7L86MMNG-ND
NB7L86MMNGOS
NB7L86M
http://onsemi.com
2
VTD1 D1
D1 VTD1
VTD0 D0
D0 VTD0
VEE
Q
VCC
SEL
VTSEL
56
7
8
16
15
14
13
12
11
10
9
1
2
3
4
NB7L86M
Exposed Pad (EP)
Figure 2. Pin Configuration (Top View)
Table 1. PIN DESCRIPTION
Pin
Name
I/O
Description
1, 9
VCC
Power Supply
Positive supply voltage. All VCC pins must be externally connected to power
supply to guarantee proper operation.
2
SEL
LVPECL, CML, LVCMOS,
LVTTL, LVDS Input
Inverted differential select logic input.
3
SEL
LVPECL, CML, LVCMOS,
LVTTL, LVDS Input
Noninverted differential select logic Input.
4
VTSEL
Common internal 50 W termination pin for SEL/SEL. See Table 6. (Note 1)
5
VTD1
Internal 50 W termination pin for D1. See Table 6. (Note 1)
6
D1
LVPECL, CML, LVCMOS,
LVTTL, LVDS Input
Noninverted differential clock/data input D1. (Note 1)
7
D1
LVPECL, CML, LVCMOS,
LVTTL, LVDS Input
Inverted differential clock/data input D1. (Note 1)
8
VTD1
Internal 50 W termination pin for D1. See Table 6. (Note 1)
10
Q
CML Output
Noninverted output with internal 50 W source termination resistor. (Note 2)
11
Q
CML Output
Inverted output with internal 50 W source termination resistor. (Note 2)
12
VEE
Power Supply
Negative supply voltage. All VEE pins must be externally connected to power
supply to guarantee proper operation.
13
VTD0
Internal 50 W termination pin for D0. (Note 1)
14
D0
LVPECL, CML, LVCMOS,
LVTTL, LVDS Input
Noninverted differential clock/data input D0. (Note 1)
15
D0
LVPECL, CML, LVCMOS,
LVTTL, LVDS Input
Noninverted differential clock/data input D0. (Note 1)
16
VTD0
Internal 50 W termination pin for D0. (Note 1)
EP
Exposed Pad. Thermal pad on the package bottom must be attached to a
heatsinking conduit to improve heat transfer. It is recommended to connect the EP
to the lower potential (VEE).
1. In the differential configuration when the input termination pins (VTDx, VTDx, VTSEL) are connected to a common termination voltage or left
open, and if no signal is applied on Dx, Dx, SEL and SEL then the device will be susceptible to selfoscillation.
2. CML output require 50 W receiver termination resistor to VCC for proper operation.
相關(guān)PDF資料
PDF描述
UTS612DCG CONN PLUG SEALING CAP SIZE 12
MC100EP08DTG IC GATE XOR/XNOR ECL 2INP 8TSSOP
MC10EL05DTG IC GATE AND/NAND ECL 2INP 8TSSOP
MC10EL04DG IC GATE AND/NAND ECL 2INP 8SOIC
MC100EL04DG IC GATE AND/NAND ECL 2INP 8SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
NB7L86MMNR2 功能描述:邏輯門 2.5V/3.3V Diff Clock RoHS:否 制造商:Texas Instruments 產(chǎn)品:OR 邏輯系列:LVC 柵極數(shù)量:2 線路數(shù)量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
NB7L86MMNR2G 功能描述:邏輯門 2.5V/3.3V Diff Clock Data Smart Gate RoHS:否 制造商:Texas Instruments 產(chǎn)品:OR 邏輯系列:LVC 柵極數(shù)量:2 線路數(shù)量(輸入/輸出):2 / 1 高電平輸出電流:- 16 mA 低電平輸出電流:16 mA 傳播延遲時間:3.8 ns 電源電壓-最大:5.5 V 電源電壓-最小:1.65 V 最大工作溫度:+ 125 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:DCU-8 封裝:Reel
NB7LQ572 制造商:ONSEMI 制造商全稱:ON Semiconductor 功能描述:2.5V / 3.3V Differential 4:1 Mux w/Input Equalizer to 1:2 LVPECL Clock/Data Fanout / Translator
NB7LQ572MNG 功能描述:時鐘緩沖器 7 GHz160 ps3.6V 3V RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel
NB7LQ572MNR4G 功能描述:時鐘緩沖器 7 GHz160 ps3.6V 3V RoHS:否 制造商:Texas Instruments 輸出端數(shù)量:5 最大輸入頻率:40 MHz 傳播延遲(最大值): 電源電壓-最大:3.45 V 電源電壓-最小:2.375 V 最大功率耗散: 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 封裝 / 箱體:LLP-24 封裝:Reel