參數(shù)資料
型號: P83C770
廠商: NXP Semiconductors N.V.
英文描述: Microcontrollers for NTSC TVs with On-Screen Display (OSD) and Closed Caption (CC)(在NTSC TV中應(yīng)用的具有屏幕顯示和字幕關(guān)閉特點的微控制器)
中文描述: 微控制器用于NTSC電視的屏幕顯示(OSD)和字幕(CC)的(在NTSC電視中應(yīng)用的具有屏幕顯示和字幕關(guān)閉特點的微控制器)
文件頁數(shù): 51/80頁
文件大?。?/td> 266K
代理商: P83C770
1999 Jun 11
51
Philips Semiconductors
Product specification
Microcontrollers for NTSC TVs with On-Screen
Display (OSD) and Closed Caption (CC)
P8xCx70 family
18.8
General controls
18.8.1
P
OLARITY OF
HSYNC
AND
VSYNC
INPUT SIGNALS
The horizontal and vertical input sync signals can be
inverted by setting the HPOL and VPOL bits in the Text
Vertical Position Register (see Section 18.9.2).
Table 74
Sync signal polarity
18.8.2
F
RAME RESET GENERATION
Normally, VSYNC of the first field occurs during the first
half line period and Vsync of the second field occurs during
the second half period of a scan-line. In this case it is very
easy to generate a frame reset signal. The VSYNC pulse
is generated by sampling and rising edge detection.
HPOL
VPOL
SYNC SIGNAL POLARITY
0
1
0
1
input polarity
input inverted polarity
These VSYNC pulses are gated (AND gate) with a line
frequency signal which has a duty cycle of 50 : 50 (H50).
The output signal is the frame reset pulse. The rising edge
of the H50 signal is generated from the HSYNC pulse.
The falling edge is generated via a comparison between
the fixed value of half of the nominal number of 768 pixels
per line (comparator value: 384 pixels) and the value of a
pixel counter.
If the VSYNC of one field occurs shortly after the falling
edge of H50 and the line period has more than the nominal
number of 768 pixels per line, it is possible that both
VSYNC pulses occur during the low period of H50.
The result is that no frame reset pulse is generated. In the
case of a VSYNC pulse occurring shortly after the rising
edge of H50 and less than the nominal number of
768 pixels per line it is possible that every VSYNC pulse
will generate a frame reset pulse. To prevent this
happening the position of H50 is adjustable in increments
of 12 clock cycles. The adjustment value is selected using
the Odd/Even Align Register.
Fig.22 Frame reset timing.
handbook, full pagewidth
MGL151
Hsync
Frame
reset
H50
Vsync_In
Vsync
(sampled)
Hsync
Frame
reset
Field 2
H50
Vsync_In
Vsync
(sampled)
相關(guān)PDF資料
PDF描述
P83C366BDA Microcontrollers for PAL/SECAM TV with OSD and VST(帶 OSD和 VST的在PAL/SECAM TV中應(yīng)用的微控制器)
P83C566BDA Microcontrollers for PAL/SECAM TV with OSD and VST(帶 OSD和 VST的在PAL/SECAM TV中應(yīng)用的微控制器)
P87C770AAR Microcontrollers for NTSC TVs with On-Screen Display OSD and Closed Caption CC
P83C270 Microcontrollers for NTSC TVs with On-Screen Display (OSD) and Closed Caption (CC)(在NTSC TV中應(yīng)用的具有屏幕顯示和字幕關(guān)閉特點的微控制器)
P83C370 Microcontrollers for NTSC TVs with On-Screen Display (OSD) and Closed Caption (CC)(在NTSC TV中應(yīng)用的具有屏幕顯示和字幕關(guān)閉特點的微控制器)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
P83C770AAR 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Microcontrollers for NTSC TVs with On-Screen Display OSD and Closed Caption CC
P83C834 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:8-bit microcontrollers with LCD-driver
P83C834CFP 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:8-bit microcontrollers with LCD-driver
P83C845BBP 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Microcontrollers for TV and video MTV
P83C851FBA 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:CMOS single-chip 8-bit microcontroller with on-chip EEPROM