參數(shù)資料
型號(hào): PLL2126X
英文描述: PLL2126X 20MHz ~ 100MHz FSPLL|Data Sheet
中文描述: PLL2126X為20MHz?100MHz的FSPLL |數(shù)據(jù)資料
文件頁(yè)數(shù): 1/10頁(yè)
文件大?。?/td> 150K
代理商: PLL2126X
The
frequency synthesizer. The PLL provides frequency
multiplication capabilities. The output clock frequency
FOUT is related to the input clock frequency FIN by
the following equation:
pll2108x
is
a
Phase
Locked
Loop
(PLL)
FOUT=(m*FIN) / (p*2
s
)
Where FOUT is the output clock frequency. FIN is
the input clock frequency. m, p and s are the values
for programmable dividers. pll2108x consists of a
Phase Frequency Detector(PFD), a Charge Pump, an
Off-chip Loop Filter, a Voltage Controlled Oscillator
(VCO), a 6bit Pre-divider, an 8bit Main-divider and
2bit Post-scaler as shown in functional block diagram.
0.13um CMOS device technology
1.2 Volt single power supply
Output frequency range: 50M ~ 300MHz
Jitter: ±150ps at 300MHz
Duty ratio: 40% to 60% (All tuned range)
Power down mode
Off-chip loop filter
Frequency is changed by programmable divider
GENERAL DESCRIPTION
FEATURES
FUNCTIONAL BLOCK DIAGRAM
50MHz ~ 300MHz FSPLL
PLL2108X
NOTE
1.
Don't set the P or M value as zero, that is, seting the P=000000, M=00000000 can cause malfunction of the PLL.
2. The proper range of P and M :
1<=P<=62, 1<=M<=248
3. The P and M must be selected considering stability of PLL and VCO output frequency range.
4.
Please contact SEC application engineer for proper selection of the P, M, S values of the PLL.
No responsibility is assumed by SEC for its use nor for any infringements of patents or other rights of third parties that
may result from its use. The contents of the datasheet is subject to change without any notice.
SAMSUNG ELECTRONICS Co. LTD
Ver 1.3.0. (May. 2002)
FILTER
UP
DN
Pre-Divider
(P)
Main-Divider
(M)
R1
C2
FOUT
FIN
PWRDN
P[5:0]
S[1:0]
Post - Scaler
(S)
(1,2,4,8)
Voltage
Controlled
Oscillator
Phase
Frequency
Detector
Charge
Pump
Fvco/M
Fin/P
Vctrl
Fvco
6b
8b
2b
AVDD12D
AVSS12D
AVDD12A
AVSS12A
VABB
M[7:0]
相關(guān)PDF資料
PDF描述
PLL2127X PLL2127X 20MHz ~ 100MHz FSPLL|Data Sheet
PLL2128X PLL2128X 20MHz ~ 100MHz FSPLL|Data Sheet
PLLCORE120 Phase-Locked Loop
PLLCORE170 12-Bit Rail-to-Rail Micropower DACs in SO-8; Package: PDIP; No of Pins: 8; Temperature Range: -40&deg;C to +85&deg;C
PLLCORE60 12-Bit Rail-to-Rail Micropower DACs in SO-8; Package: PDIP; No of Pins: 8; Temperature Range: 0&deg;C to +70&deg;C
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PLL2127X 制造商:未知廠家 制造商全稱:未知廠家 功能描述:PLL2127X 20MHz ~ 100MHz FSPLL|Data Sheet
PLL2128X 制造商:未知廠家 制造商全稱:未知廠家 功能描述:PLL2128X 20MHz ~ 100MHz FSPLL|Data Sheet
PLL-21-Y3-1 制造商:Panduit Corp 功能描述:
PLL-22-PO-1 功能描述:電線鑒定 Laser, Comp Label, Polyolefin, 7.875" W RoHS:否 制造商:TE Connectivity / Q-Cees 產(chǎn)品:Labels and Signs 類型: 材料:Vinyl 顏色:Blue 寬度:0.625 in 長(zhǎng)度:1 in
PLL-22-PO-1B 功能描述:電線鑒定 Laser, Comp Label, Polyolefin, 7.875" W RoHS:否 制造商:TE Connectivity / Q-Cees 產(chǎn)品:Labels and Signs 類型: 材料:Vinyl 顏色:Blue 寬度:0.625 in 長(zhǎng)度:1 in