參數(shù)資料
型號(hào): PLS159AA
廠商: NXP SEMICONDUCTORS
元件分類: PLD
英文描述: Programmable logic sequencer 16 】 45 】 12
中文描述: OT PLD, 35 ns, PQCC20
封裝: PLASTIC, LCC-20
文件頁數(shù): 7/12頁
文件大小: 132K
代理商: PLS159AA
t
IH1
V
(OUTPUTS)
1.5V
1.5V
1.5V
1.5V
1.5V
1.5V
V
T
1.5V
1.5V
+3V
0V
+3V
0V
V
OH
V
OL
+3V
0V
I, B
(INPUTS)
CLK
F
(OUTPUTS)
OE
t
IH1
t
IS1
t
IS1
t
CKH
t
CKL
t
CKP
t
CKO
t
OD1
t
OE1
Flip-Flop Outputs
I, B
(INPUTS)
B
(OUTPUTS)
I, B
(OUTPUT
ENABLE)
t
PD
t
OE2
t
OD2
1.5V
+1.5V
+1.5V
V
T
+3V
0V
V
OH
V
OL
+3V
0V
Gate Outputs
Power-On Reset
+5V
0V
V
OH
V
OL
+3V
0V
4.5V
+3V
0V
t
t
CKO
1.5V
1.5V
1.5V
1.5V
1.5V
1.5V
1.5V
I, B
(INPUTS)
CLK
t
IS1
t
IS1
t
CKH
t
CKL
t
CKP
Philips Semiconductors Programmable Logic Devices
Product specification
PLS159A
Programmable logic sequencer
(16
×
45
×
12)
October 22, 1993
31
TIMING DIAGRAMS
TIMING DEFINITIONS
SYMBOL
PARAMETER
t
CKH
Width of input clock pulse.
t
CKL
Interval between clock pulses.
t
CKP
Clock period.
t
PRH
Width of preset input pulse.
t
IS1
Required delay between
beginning of valid input and
positive transition of clock.
t
IS2
Required delay between
beginning of valid input forced
at flip-flop output pins, and
positive transition of clock.
t
IH1
Required delay between
positive transition of clock and
end of valid input data.
t
IH2
Required delay between
positive transition of clock and
end of valid input data forced
at flip-flop output pins.
t
CKO
Delay between positive
transition of clock and when
outputs become valid (with
OE Low).
t
OE1
Delay between beginning of
Output Enable Low and when
outputs become valid.
t
OD1
Delay between beginning of
Output Enable High and
when outputs are in the
OFF-State.
t
PPR
Delay between V
(after
power-on) and when flip-flop
outputs become preset at “1”
(internal Q outputs at “0”).
t
PD
Propagation delay between
combinational inputs and
outputs.
t
OE2
Delay between predefined
Output Enable High, and
when combinational outputs
become valid.
t
OD2
Delay between predefined
Output Enable Low and when
combinational outputs are in
the OFF-State.
t
PRO
Delay between positive
transition of predefined
Preset/Reset input, and
when flip-flop outputs become
valid.
相關(guān)PDF資料
PDF描述
PLS159AN Programmable logic sequencer 16 】 45 】 12
PLS173A Programmable logic array 22 】 42 】 10
PLS173N Programmable logic array 22 】 42 】 10
PLS179A Fuse-Programmable PLD
PLS179N High Speed, 16-Bit, 500ksps Sampling A/D Converter with Shutdown; Package: SSOP; No of Pins: 36; Temperature Range: 0°C to +70°C
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PLS159AF 制造商:NXP Semiconductors 功能描述:
PLS159AN 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Programmable logic sequencer 16 】 45 】 12
PLS159AN-B 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Fuse-Programmable PLD
PLS167/BLA 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Fuse-Programmable PLD
PLS167-33 制造商:AMD 制造商全稱:Advanced Micro Devices 功能描述:24-PIN TTL/CMOS PROGRAMMABLE LOGIC SEQUENCERS