
PRELIMINARY
INVERSE MULTIPLEXING OVER ATM
PM7340 S/UNI-IMA-8
DATA SHEET
PMC-2001723
ISSUE 3
INVERSE MULTIPLEXING OVER ATM
PROPRIETARY AND CONFIDENTIAL TO PMC-SIERRA, INC., AND FOR ITS CUSTOMERS’ INTERNAL USE
102
11.2 Master Interrupt Interface
Register 0x008: Master Interrupt Register
Bit
Type
Function
Default
15:9
RO
Unused
0
8
RO
TC_INTR
0
7
RO
MISC_INT
0
6:4
RO
Reserved
0
3
RO
ICP_CELL_AVL
0
2
RO
RDAT_INTR
0
1
RO
TIMA_INTR
0
0
RO
RIPP_INTR
0
This register is the top of the Interrupt Tree. It indicates which lower level
interrupt registers have interrupts pending. Note that the respective bits will
remain set as long as the underlying condition remains active.
RIPP_INTR
When set, there is an interrupt pending from the RIPP block. Read the
RIPP_INTR_FIFO located in Register 0x216 to determine the group which
caused the interrupt. This bit indicates current status and will clear only when
RIPP_INTR_FIFO is empty. On read:
0) No interrupt pending from the RIPP block.
1) Interrupt pending from the RIPP block.
TIMA_INTR
When set, there is an interrupt pending from the TIMA block. Read the
TIMA_OVERFLOW_REG located in register 0x328 to determine the link
which caused of the interrupt. This bit indicates current status and will clear
only when no interrupt conditions remain in TIMA_OVERFLOW_REG. On
read:
0) No interrupt pending from the TIMA block.
1) Interrupt pending from the TIMA block.