參數(shù)資料
型號: PSD402A1-15U
英文描述: Hi-Rel Adjustable Voltage 3-Terminal Negative Regulator; Qualified Part Number similar to OM1322SMM
中文描述: 現(xiàn)場可編程外圍
文件頁數(shù): 13/123頁
文件大?。?/td> 657K
代理商: PSD402A1-15U
PSD4XX Famly
10
9.0
The PSD4XX
Architecture
PSD4XX consists of five major functional blocks:
J
ZPLDBlocks
J
Bus Interface
J
I/OPorts
J
Memory Block
J
Power Management Unit
The functions of each block are described in the following sections. Many of the blocks
perform multiple functions, and are user configurable. The chip configurations are specified
by the user in the PSDsoft Development Software. Other configurations are specified by
setting up the appropriate bits in the configuration registers during run time.
9.1 The ZPLDBlock
The PSD4XX series devices provide two ZPLD configurations. The ZPLD in the
PSD4XXA1
devices has 8 registered macrocells, 8 combinatorial macrocells, and up to 113
product terms.
The
PSD4XXA2
has a full function ZPLD with 24 registered macrocells and up to 126
product terms.
9.1.1 The PSD4XXA1 ZPLDBlock
Key Features
J
2 Embedded ZPLD devices
J
8 registered and 8 combinatorial macrocells
J
Combinatorial/registered outputs
J
Maximum 113 product terms
J
Programmable output polarity
J
User configured register clear/preset
J
User configured register clock input
J
37 Inputs
J
Accessible via 16 I/O pins
J
Power Saving Mode
J
UV-Erasable
General Description
The ZPLD block has 2 embedded PLD devices:
J
DPLD
The Address Decoding PLD, generating select signals to internal I/O or memory blocks.
J
GPLD
The General Purpose PLD provides 8 registered and combinatorial programmable
macrocells for general or complex logic implementation; dedicated to user application.
Figure 4 shows the architecture of the ZPLD. The PLD devices all share the same input
bus. The true or complement of the 37 input signals are fed to the programmable
AND-ARRAY. Names and sources of the input signals are shown in Table 3. The PB
signals, depending on user configuration, can either be macrocell feedbacks or inputs from
Port B.
相關(guān)PDF資料
PDF描述
PSD402A1-15UI Hi-Rel Adjustable Voltage 3-Terminal Negative Regulator; A OM1322SMM with Standard Packaging
PSD402A1-20J Field-Programmable Peripheral
PSD402A1-20JI 30V Hi-Rel Synchronous Rectifier N-Channel MOSFET in a SMD-2 package; A IRHSNA57Z60 with Standard Packaging
PSD402A1-20LI -100V 100kRad Hi-Rel Single P-Channel TID Hardened MOSFET in a 18-pin LCC package; Similar to IRHE9130 with optional Total Dose Rating of 300kRads
PSD402A1-20LM Field-Programmable Peripheral
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
PSD402A1-15UI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Peripheral
PSD402A1-20J 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Peripheral
PSD402A1-20JI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Peripheral
PSD402A1-20LI 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Peripheral
PSD402A1-20LM 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field-Programmable Peripheral