<thead id="uk1a0"><ul id="uk1a0"><nobr id="uk1a0"></nobr></ul></thead>
  • <ins id="uk1a0"><noframes id="uk1a0"><dl id="uk1a0"></dl></noframes></ins>
    <dl id="uk1a0"><menuitem id="uk1a0"></menuitem></dl>
    • <thead id="uk1a0"><noframes id="uk1a0"></noframes></thead>
    • 參數(shù)資料
      型號(hào): PSD853220JIT
      廠商: 意法半導(dǎo)體
      英文描述: Flash In-System Programmable ISP Peripherals For 8-bit MCUs
      中文描述: Flash在系統(tǒng)可編程ISP的外設(shè)的8位微控制器
      文件頁(yè)數(shù): 68/110頁(yè)
      文件大?。?/td> 1737K
      代理商: PSD853220JIT
      PSD813F2, PSD833F2, PSD834F2, PSD853F2, PSD854F2
      68/110
      Table 33. Status During Power-On Reset, Warm Reset and Power-down Mode
      Note: 1. The SR_cod and PeriphMode bits in the VM Register are always cleared to '0' on Power-On Reset or Warm Reset.
      Port Configuration
      Power-On Reset
      Warm Reset
      Power-down Mode
      MCU I/O
      Input mode
      Input mode
      Unchanged
      PLD Output
      Valid after internal PSD
      configuration bits are
      loaded
      Valid
      Depends on inputs to PLD
      (addresses are blocked in
      PD mode)
      Address Out
      Tri-stated
      Tri-stated
      Not defined
      Data Port
      Tri-stated
      Tri-stated
      Tri-stated
      Peripheral I/O
      Tri-stated
      Tri-stated
      Tri-stated
      Register
      Power-On Reset
      Warm Reset
      Power-down Mode
      PMMR0 and PMMR2
      Cleared to '0'
      Unchanged
      Unchanged
      Macrocells flip-flop status
      Cleared to '0' by internal
      Power-On Reset
      Depends on .re and .pr
      equations
      Depends on .re and .pr
      equations
      VM Register
      1
      Initialized, based on the
      selection in PSDsoft
      Configuration menu
      Initialized, based on the
      selection in PSDsoft
      Configuration menu
      Unchanged
      All other registers
      Cleared to '0'
      Cleared to '0'
      Unchanged
      相關(guān)PDF資料
      PDF描述
      PSD8145V12JT Flash In-System Programmable ISP Peripherals For 8-bit MCUs
      PSD8145V12MIT Flash In-System Programmable ISP Peripherals For 8-bit MCUs
      PSD8145V12MT Flash In-System Programmable ISP Peripherals For 8-bit MCUs
      PSD8145V15JIT Flash In-System Programmable ISP Peripherals For 8-bit MCUs
      PSD8145V15JT Replaced by UC3903 : Precision Quad Supply and Line Monitor 18-SOIC 0 to 70
      相關(guān)代理商/技術(shù)參數(shù)
      參數(shù)描述
      PSD853F2-70J 功能描述:SPLD - 簡(jiǎn)單可編程邏輯器件 5.0V 1M 70ns RoHS:否 制造商:Texas Instruments 邏輯系列:TICPAL22V10Z 大電池?cái)?shù)量:10 最大工作頻率:66 MHz 延遲時(shí)間:25 ns 工作電源電壓:4.75 V to 5.25 V 電源電流:100 uA 最大工作溫度:+ 75 C 最小工作溫度:0 C 安裝風(fēng)格:Through Hole 封裝 / 箱體:DIP-24
      PSD853F2-70M 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 70ns RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
      PSD853F2-90J 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
      PSD853F2-90JI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
      PSD853F2-90M 功能描述:CPLD - 復(fù)雜可編程邏輯器件 5.0V 1M 90ns RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100