參數(shù)資料
型號(hào): QS5LV91970Q
廠(chǎng)商: INTEGRATED DEVICE TECHNOLOGY INC
元件分類(lèi): 時(shí)鐘及定時(shí)
英文描述: 3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
中文描述: 5LV SERIES, PLL BASED CLOCK DRIVER, 7 TRUE OUTPUT(S), 1 INVERTED OUTPUT(S), PDSO28
封裝: QSOP-28
文件頁(yè)數(shù): 6/12頁(yè)
文件大?。?/td> 98K
代理商: QS5LV91970Q
6
INDUSTRIAL TEMPERATURE RANGE
QS5LV919
3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
ANALOG V
CC
ANALOG GND
DIGITAL
GND
DIGITAL
V
CC
BOARD GND
BOARD V
CC
0.1
μ
F
High
Freq.
Bypass
10
μ
F
Low
Freq.
Bypass
A separate Analog power supply is not necessary
and should not be used. Following these pre-
scribed guidelines is all that is necessary to use
the QS5LV919 in a normal digital environment.
0.1
μ
F
Bypass
Figure 1. Recommended Analog Isolation Scheme for the QS5LV919
NOTES:
1. Figure 1 shows an analog isolation scheme which will be effective in most applications. The following guidelines should be followed to ensure stable and jitter-free operation:
a. All analog isolation components should be tied as close to the package as possible. Stray current passing through the parasitics of long traces can cause undesirable voltage
transients.
b. The 10μF low frequency bypass capacitor and the 0.1μF high frequency bypass capacitor forma wide bandwidth filter that will mnimze the QS5LV919's sensitivity to voltage
transients fromthe systemdigital V
CC
supply and ground planes.
If good bypass techniques are used on a board design near components which may cause digital V
CC
and ground noise, V
CC
step deviations should not occur at the QS5LV919's
digital V
CC
supply. The purpose of the bypass filtering scheme shown in figure 1 is to give the QS5LV919 additional protection fromthe power supply and ground plane
transients that can occur in a high frequency, high speed digital system
2. The bypass capacitors can be ceramc chip capacitors. There should be a 0.1μF bypass capacitor between each of the other (digital) four V
CC
pins and the board ground plane.
This will reduce output switching noise caused by the QS5LV919 outputs, in addition to reducing potential for noise in the "analog" section of the chip. These bypass capacitors
should also be tied as close to the QS5LV919 package as possible.
相關(guān)PDF資料
PDF描述
QS5LV919 3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
QS5LV919100J 3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
QS5LV919100Q 3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
QS5LV919133J 3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
QS5LV931-50Q 3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
QS5LV931 制造商:IDT 制造商全稱(chēng):Integrated Device Technology 功能描述:3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
QS5LV93150Q 制造商:IDT 制造商全稱(chēng):Integrated Device Technology 功能描述:3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
QS5LV931-50Q 制造商:IDT 制造商全稱(chēng):Integrated Device Technology 功能描述:3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
QS5LV93166Q 制造商:IDT 制造商全稱(chēng):Integrated Device Technology 功能描述:3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER
QS5LV931-66Q 制造商:IDT 制造商全稱(chēng):Integrated Device Technology 功能描述:3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER