參數(shù)資料
型號: SI3016-BS
廠商: Silicon Laboratories Inc
文件頁數(shù): 16/50頁
文件大小: 0K
描述: IC LINE-SIDE DAA 16SOIC
標(biāo)準(zhǔn)包裝: 48
數(shù)據(jù)格式: V.90
電源電壓: 3.3V,5V
安裝類型: 表面貼裝
封裝/外殼: 16-SOIC(0.154",3.90mm 寬)
供應(yīng)商設(shè)備封裝: 16-SOIC N
包裝: 管件
Si3016
Rev. 1.0
23
The receive portion of this mixed signal has a 0 dB gain,
while the transmit signal has a gain of –20 dB.
The transmit and receive signals of the AOUT signal
have independent controls found in Register 6. The
ATM[1:0] bits control the transmit portion, while the
ARM[1:0] bits control the receive portion. The bits only
affect the AOUT signal and do not affect the modem
data. Figure 7 on page 11 illustrates a recommended
application circuit. In the configuration shown, the
LM386 provides a gain of 26 dB. Additional gain
adjustments may be made by varying the voltage
divider created by R1 and R3.
4.21. Gain Control
The Si3016 supports multiple receive gain and transmit
attenuation settings. The receive path can support gains
of 0, 3, 6, 9, and 12 dB, as selected with the ARX[2:0]
bits. The receive path can also be muted with the RXM
bit. The transmit path can support attenuations of 0, 3,
6, 9, and 12 dB, as selected with the ATX[2:0] bits. The
transmit path can also be muted with the TXM bit.
The gain control bits, ARXB and ATXB, should be set to
0 at all times.
4.22. Clocking
The system-side module that the Si3016 connects to is
integrated onto a host processor and is thus clocked
from the processor. The Si3016 receives all clocking
from this system-side module and does not need any
other clock inputs. The sample rate for the Si3016 is
controlled by the Sample Rate Control register.
4.23. Power Management
The Si3016 supports four basic power management
operation modes. The modes are normal operation,
reset operation, sleep mode, and full powerdown mode.
The power management modes are controlled by the
PDN and PDL bits in Register 6.
On powerup or following a reset, the DAA is in reset
operation. In this mode, the PDL bit is set while the PDN
bit
is
cleared.
The
system-side
module
is
fully
operational except for the link. No communication
between the system-side module and Si3016 can occur
during reset operation. Note that any register bits
associated with the Si3016 are not valid in this mode.
The most common mode of operation is the normal
operation. In this mode, the PDL and PDN bits are
cleared. The DAA is fully operational, and the link is
passing information between the system-side module
and the Si3016. The desired sample rate should be
programmed prior to entering this mode.
The Si3016 supports a low-power sleep mode. This
mode supports the popular wake-up-on-ring feature of
many modems. To enable it, the PDN bit must be set
and the PDL bit then cleared. When the Si3016 is in
sleep mode, the host processor clock signal may be
stopped or remain active to the system-side module, but
it must be active before waking up the DAA. The
system-side module is non-functional except for the link.
To take the Si3016 out of sleep mode, the system-side
module should be reset.
In summary, the powerdown/up sequence for sleep
mode is as follows:
1. Set the PDN bit and clear the PDL bit.
2. The system-side module clock may stay active or
stop.
3. Restore the system-side module clock before
initiating the powerup sequence.
4. Reset the system-side module (after system-side
module clock is present).
5. Program registers to desired settings.
The Si3016 also supports an additional power-down
mode. When both the PDN and PDL bits are set, the
chipset enters a complete power-down mode and draws
negligible current (deep sleep mode). In this mode, the
ring detect function does not operate. Normal operation
may be restored using the same process for taking the
DAA out of sleep mode.
4.24. Calibration
The Si3016 initiates an auto-calibration by default
whenever the device goes off-hook or experiences a
loss in line power. Calibration is used to remove any
offsets in the on-chip A/D converter that could affect the
A/D dynamic range. Auto-calibration is typically initiated
after the DAA dc termination stabilizes and takes 512/Fs
seconds to complete. Due to the large variation in line
conditions and line card behavior that can be presented
to the DAA, it may be beneficial to use manual
calibration in lieu of auto-calibration.
Manual calibration should be executed as close to 512/
Fs seconds as possible before valid transmit/receive
data is expected.
The following steps should be taken to implement
manual calibration:
1. The CALD (auto-calibration disable) bit must be set
to 1.
2. The MCAL (manual calibration) bit must be toggled
to one and then zero to begin and complete the
calibration.
3. The calibration will be completed in 512/Fs seconds.
相關(guān)PDF資料
PDF描述
SI3452D-B01-GM IC POE CONTROLLER MIDSPAN 40QFN
SI4126-F-BMR IC SYNTHESIZER RF2/IF 28MLP
SI5040-A-GM IC TXRX XFP 10GBPS 32LGA
SI5100-G-BC IC TXRX SERIAL/DESERIAL 195CBGA
SI5110-G-BC IC TXRX SERIAL/DESERIAL 99BGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SI3016-BSR 制造商:Silicon Laboratories Inc 功能描述:
Si3016-F-FS 功能描述:電信線路管理 IC Line-Side device for processors RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
SI3016-F-FSR 功能描述:電信線路管理 IC Line-Side device Processor Integrated RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
SI3016-F-KS 制造商:Silicon Laboratories Inc 功能描述:
SI3016-F-KSR 制造商:Silicon Laboratories Inc 功能描述: