參數(shù)資料
型號: SI3220DC0-EVB
廠商: Silicon Laboratories Inc
文件頁數(shù): 26/112頁
文件大?。?/td> 0K
描述: DAUGHTER CARD W/SI3200 INTERFACE
標(biāo)準(zhǔn)包裝: 1
系列: ProSLIC®
主要目的: 接口,模擬前端(AFE)
已用 IC / 零件: Si3220
已供物品: 板,CD
Si3220/25 Si3200/02
20
Rev. 1.3
Not
Recommended
fo
r N
ew
D
esi
gn
s
Table 14. Switching Characteristics—GCI Highway Serial Interface
(VDD, VDD1 – VDD4 = 3.13 to 5.25 V, TA = 0 to 70 °C for K/F-Grade, –40 to 85 °C for B/G-Grade)
Figure 3. GCI Highway Interface Timing Diagram (2.048 MHz PCLK Mode)
Parameter1
Symbol
Test
Conditions
Min
Typ
Max
Units
PCLK Period (2.048 MHz PCLK Mode)
tp
—488
ns
PCLK Period (4.096 MHz PCLK Mode)
tp
—244
ns
FSYNC Period2
tfs
—125
s
PCLK Duty Cycle Tolerance
tdty
40
50
60
%
FSYNC Jitter Tolerance
tjitter
——
±120
ns
Rise Time, PCLK
tr
——
25
ns
Fall Time, PCLK
tf
——
25
ns
Delay Time, PCLK Rise to DTX Active
td1
——
20
ns
Delay Time, PCLK Rise to DTX Transition
td2
——
20
ns
Delay Time, PCLK Rise to DTX Tristate3
td3
——
20
ns
Setup Time, FSYNC Rise to PCLK Fall
tsu1
25
ns
Hold Time, PCLK Fall to FSYNC Fall
th1
20
ns
Setup Time, DRX Transition to PCLK Fall
tsu2
25
ns
Hold Time, PCLK Falling to DRX Transition
th2
20
ns
FSYNC Pulse Width
twfs
tp/2
ns
Notes:
1. All timing is referenced to the 50% level of the waveform. Input test levels are VIH = VO – 0.4 V, VIL = 0.4 V, rise and
fall times are referenced to the 20% and 80% levels of the waveform.
2. FSYNC source is assumed to be 8 kHz under all operating conditions.
3. Specification applies to PCLK fall to DTX tristate when that mode is selected.
tsu1
t
h1
t
p
t
r
t
f
t
h2
t
d3
t
d2
t
d1
PCLK
FSYNC
DRX
DTX
t
fs
t
su2
Frame 0,
Bit 0
Frame 0,
Bit 0
相關(guān)PDF資料
PDF描述
H1KXH-6436M IDC CABLE - HPK64H/AE64M/X
A3BRB-2418M IDC CABLE - ASR24B/AE24M/APR24B
SI3232PPTX-EVB BOARD EVAL W/DISCRETE INTERFACE
SI3216MDCQX-EVB DAUGHTER CARD W/DISCRETE INTRFC
M3TTK-3418J IDC CABLE - MSD34K/MC34G/MSD34K
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
SI3220DCX-EVB 功能描述:子卡和OEM板 Si3220 Daughter Card RoHS:否 制造商:BeagleBoard by CircuitCo 產(chǎn)品:BeagleBone LCD4 Boards 用于:BeagleBone - BB-Bone - Open Source Development Kit
SI3220-F-GQ 制造商:Silicon Laboratories Inc 功能描述:DUAL-CHANNEL SLIC/CODEC WITH INTERNAL 65 VRMS BALANCED RINGI - Trays
SI3220-F-GQR 制造商:Silicon Laboratories Inc 功能描述:DUAL-CHANNEL SLIC/CODEC WITH INTERNAL 65 VRMS BALANCED RINGI - Tape and Reel
Si3220-FQ 功能描述:電信線路管理 IC Dual-Channel SLIC/ codec RoHS:否 制造商:STMicroelectronics 產(chǎn)品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
SI3220-FQR 制造商:Silicon Laboratories Inc 功能描述: 制造商:Silicon Laboratories Inc 功能描述:SLIC 2CH 63DB 45MA 3.3V/5V 64TQFP - Tape and Reel