參數(shù)資料
型號: TDA1388
廠商: NXP Semiconductors N.V.
英文描述: Bitstream continuous calibration filter-DAC for CD-ROM audio applications
中文描述: 流連續(xù)的校準(zhǔn)器,數(shù)模轉(zhuǎn)換器的CD - ROM音頻應(yīng)用
文件頁數(shù): 7/24頁
文件大?。?/td> 138K
代理商: TDA1388
1996 Jul 17
7
Philips Semiconductors
Objective specification
Bitstream continuous calibration filter-DAC
for CD-ROM audio applications
TDA1388
S
TATIC
-
PIN MODE
In the static-pin mode most of the features have a default
value (see Table 3). The features that are controlled by the
external pins are, mute left channel, mute right channel
and de-emphasis.
Table 4
External pin feature control in the static-pin
mode
M
ICROCONTROLLER MODE
The exchange of data and control information between the
microcontroller and the TDA1388 is accomplished through
a serial hardware interface comprising the following pins:
APPL0: microcontroller interface data line.
APPL1: microcontroller interface mode line.
APPL2: microcontroller interface clock line.
Information transfer through the microcontroller bus is
organized in accordance with the so-called ‘L3’ format, in
which two different modes of operation can be
distinguished; address mode and data transfer mode
(see Figs 4 and 5).
The address mode is required to select a device
communicating via the L3-bus and to define the
destination registers for the data transfer mode.
Data transfer for the TDA1388 can only be in one direction,
input to the TDA1388 to program its sound processing and
other functional features.
Address mode
The address mode is used to select a device for
subsequent data transfer and to define the destination
registers. The address mode is characterized by APPL1
being LOW and a burst of 8 pulses on APPL2,
accompanied by 8 data bits. The fundamental timing is
shown in Fig.4. Data bits 0 to 1 indicate the type of the
subsequent data transfer as shown in Table 5.
PIN
FEATURE
APPL0
APPL1
APPL2
mute left channel
mute right channel
de-emphasis
Table 5
Selection of data transfer
Data bits 7 to 2 represent a 6-bit device address, with bit 7
being the MSB and bit 2 the LSB. The address of the
TDA1388 is 000101 (bit 7 to bit 2). In the event that the
TDA1388 receives a different address, it will deselect its
microcontroller interface logic.
Data transfer mode
The selection preformed in the address mode remains
active during subsequent data transfers, until the
TDA1388 receives a new address command.
The fundamental timing of data transfers is essentially the
same as in the address mode, shown in Fig.4.
The maximum input clock and data rate is 64f
s
. All
transfers are bitwise, i.e. they are based on groups of
8 bits. Data will be stored in the TDA1388 after the eighth
bit of a byte has been received. A multibyte transfer is
illustrated in Fig.6.
Programming the sound processing and other features
The sound processing and other feature values are stored
in independent registers. The first selection of the registers
is achieved by the choice of data type that is transferred.
This is performed in the address mode, BIT 1 and BIT 0
(see Table 5). The second selection is performed by the
2 MSBs of the data byte (BIT 7 and BIT 6). The other bits
in the data byte (BIT 5 to BIT 0) is the value that is placed
in the selected registers.
When the data transfer of type ‘data’ is selected, the
features VOLUME_R, VOLUME_L, BASS BOOST and
TREBLE can be controlled. When the data transfer of type
‘status’ is selected, the features MODE, DE-EMPHASIS,
CHANNEL_MANIP_R and CHANNEL_MANIP_L can be
controlled.
BIT 1
BIT 0
TRANSFER
0
0
data (volume left, volume right, bass
boost and treble)
not used
status (de-emphasis, mode and
channel-manipulation)
not used
0
1
1
0
1
1
Table 6
Data transfer of type ‘status’
BIT 7
BIT6
BIT 5
BIT 4
BIT 3
BIT 2
BIT 1
BIT 0
REGISTER SELECTED
0
M1
M0
DE
OR1
OR0
OL1
OL0
MODE (1 : 0), DEEMPHASIS, CHANNEL_MA-
NIP_R (1 : 0), CHANNEL_MANIP_L (1 : 0)
相關(guān)PDF資料
PDF描述
TDA1388T CAP .012UF 200V B SERIES POLY
TDA1388TZ TRI SLMLNE 4 CONT RECT RANG AU
TDA1517A 8 W BTL or 2 x 4 W SE power amplifier
TDA1519B 12 W BTL or 2 x 6 W stereo car radio power amplifier
TDA1524A Stereo-tone/volume control circuit
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
TDA1388M 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Bitstream continuous calibration filter-DAC for CD-ROM audio applications
TDA1388T 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Bitstream continuous calibration filter-DAC for CD-ROM audio applications
TDA1388TZ 制造商:PHILIPS 制造商全稱:NXP Semiconductors 功能描述:Bitstream continuous calibration filter-DAC for CD-ROM audio applications
TDA1400 制造商:TRIPATH 制造商全稱:TRIPATH 功能描述:MONO CLASS-T DIGITAL AUDIO AMPLIFIER DRIVER USING DIGITAL POWER PROCESSINGTM TECHNOLOGY
TDA1510 制造商:未知廠家 制造商全稱:未知廠家 功能描述:雙音頻功率放大器(2× 10W)