![](http://datasheet.mmic.net.cn/Renesas-Electronics-America/UPD78F1188AGJ-GAE-AX_datasheet_99859/UPD78F1188AGJ-GAE-AX_914.png)
APPENDIX B LIST OF CAUTIONS
User’s Manual U18417EJ4V0UD
912
(5/35)
Chapter
Cl
assi
fi
cati
on
Function
Details of
Function
Cautions
Page
CMC can be written only once after reset release, by an 8-bit memory manipulation
instruction.
p.206
After reset release, set CMC before X1 or XT1 oscillation is started as set by the
clock operation status control register (CSC).
p.206
Be sure to set AMPH to 1 if the X1 clock oscillation frequency exceeds 10 MHz.
p.206
CMC: Clock
operation mode
control register
It is recommended to set the default value (00H) to CMC after reset release, even
when the register is used at the default value, in order to prevent malfunctioning
during a program loop.
p.206
After reset release, set the clock operation mode control register (CMC) before
starting X1 oscillation as set by MSTOP or XT1 oscillation as set by XTSTOP.
p.207
To start X1 oscillation as set by MSTOP, check the oscillation stabilization time of the
X1 clock by using the oscillation stabilization time counter status register (OSTC).
p.207
Do not stop the clock selected for the CPU/peripheral hardware clock (fCLK) with the
CSC register.
p.207
CSC: Clock
operation status
control register
The setting of the flags of the register to stop clock oscillation (invalidate the external
clock input) and the condition before clock oscillation is to be stopped are as follows.
(See Table 6-2.)
p.208
After the above time has elapsed, the bits are set to 1 in order from MOST8 and
remain 1.
p.209
Soft
The oscillation stabilization time counter counts up to the oscillation stabilization time
set by OSTS.
In the following cases, set the oscillation stabilization time of OSTS to the value
greater than or equal to the count value which is to be checked by the OSTC register.
If the X1 clock starts oscillation while the internal high-speed oscillation clock or
subsystem clock is being used as the CPU clock.
If the STOP mode is entered and then released while the internal high-speed
oscillation clock is being used as the CPU clock with the X1 clock oscillating.
(Note, therefore, that only the status up to the oscillation stabilization time set by
OSTS is set to OSTC after the STOP mode is released.)
p.209
Hard
OSTC:
Oscillation
stabilization time
counter status
register
The X1 clock oscillation stabilization wait time does not include the time until clock
oscillation starts (“a” below).
p.209
To set the STOP mode when the X1 clock is used as the CPU clock, set the OSTS
register before executing the STOP instruction.
p.211
Setting the oscillation stabilization time to 20
μs or less is prohibited.
p.211
To change the setting of the OSTS register, be sure to confirm that the counting
operation of the OSTC register has been completed.
p.211
Do not change the value of the OSTS register during the X1 clock oscillation
stabilization time.
p.211
Chapter
6
Soft
Clock
generator
OSTS:
Oscillation
stabilization time
select register
The oscillation stabilization time counter counts up to the oscillation stabilization time
set by OSTS.
In the following cases, set the oscillation stabilization time of OSTS to the value
greater than or equal to the count value which is to be checked by the OSTC register.
If the X1 clock starts oscillation while the internal high-speed oscillation clock or
subsystem clock is being used as the CPU clock.
If the STOP mode is entered and then released while the internal high-speed
oscillation clock is being used as the CPU clock with the X1 clock oscillating.
(Note, therefore, that only the status up to the oscillation stabilization time set by
OSTS is set to OSTC after the STOP mode is released.)
p.211