參數(shù)資料
型號: W27E02Q-90
廠商: WINBOND ELECTRONICS CORP
元件分類: PROM
英文描述: 256K X 8 EEPROM 5V, 90 ns, PDSO32
封裝: 8 X 14 MM, STSOP-32
文件頁數(shù): 9/16頁
文件大小: 268K
代理商: W27E02Q-90
Preliminary W27E02
- 2 -
6. FUNCTIONAL DESCRIPTION
Read Mode
Like conventional UVEPROMs, the W27E02 has two control functions and both of these produce data at
the outputs.
#CE is for power control and chip select. #OE controls the output buffer to gate data to the output pins.
When addresses are stable, the address access time (TACC) is equal to the delay from #CE to output
(TCE), and data are available at the outputs TOE after the falling edge of #OE, if TACC and TCE timings
are met.
Erase Mode
The erase operation is the only way to change data from "0" to "1." Unlike conventional UVEPROMs,
which use ultraviolet light to erase the contents of the entire chip (a procedure that requires up to half an
hour), the W27E02 uses electrical erasure. Generally, the chip can be erased within 100 mS by using an
EPROM writer with a special erase algorithm.
There are two ways to enter Erase mode. One is to raise VPP to VPE (12V), VDD = VCE (5.0V ), #CE low,
#OE high, A9 = VHH (12V), and all other address pins are kept at fixed low or high. Pulsing #PGM low
starts the erase operation. The other way is somewhat like flash, by programming two consecutive
commands into the device and then enter Erase mode. The two commands are loading Data = AA(hex)
to Addr. = 5555(hex) and Data = 10(hex) to Addr. = 2AAA(hex). Be careful to note that the #PGM pulse
widths of these two commands are different: One is 100
S, while the other is 100 mS. Please refer to
the Smart Erase Algorithm 1 & 2.
Erase Verify Mode
After an erase operation, all of the bytes in the chip must be verified to check whether they have been
successfully erased to "1" or not. The erase verify mode automatically ensures a substantial erase
margin. This mode will be entered after the erase operation if VDD = VPE (5.0V ), #CE low, and #OE low,
#PGM high.
Program Mode
Programming is performed exactly as it is in conventional UVEPROMs, and programming is the only
way to change cell data from "1" to "0." The program mode is entered when VPP is raised to VPP (12V),
VDD = VCP (5.0V ), #CE low, #OE high, the address pins equal the desired addresses, and the input pins
equal the desired inputs. Pulsing #PGM low starts the programming operation.
Program Verify Mode
All of the bytes in the chip must be verified to check whether they have been successfully programmed
with the desired data or not. Hence, after each byte is programmed, a program verify operation should
be performed. The program verify mode automatically ensures a substantial program margin. This mode
will be entered after the program operation if VPP = VPP (12V), #CE low, #OE low, and #PGM high.
Erase/Program Inhibit
Erase or program inhibit mode allows parallel erasing or programming of multiple chips with different
data. When #CE high, erasing or programming of non-target chips is inhibited, so that except for the
#CE, the W27E02 may have common inputs.
相關(guān)PDF資料
PDF描述
W3EG7234S202AJD3 32M X 72 DDR DRAM MODULE, DMA184
WE32K32N-150G2UIA EEPROM 5V MODULE, CQFP68
W3DG6432V7D2 32M X 64 SYNCHRONOUS DRAM MODULE, DMA168
W25Q16DWSNIP 16M X 1 SPI BUS SERIAL EEPROM, PDSO8
WS128K32-20HSQ 512K X 8 MULTI DEVICE SRAM MODULE, 20 ns, CHIP66
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
W27E040 制造商:WINBOND 制造商全稱:Winbond 功能描述:512K X 8 ELECTRICALLY ERASABLE EPROM
W27E040-12 制造商:WINBOND 制造商全稱:Winbond 功能描述:512K X 8 ELECTRICALLY ERASABLE EPROM
W27E040-90 制造商:WINBOND 制造商全稱:Winbond 功能描述:512K X 8 ELECTRICALLY ERASABLE EPROM
W27E040P-12 制造商:WINBOND 制造商全稱:Winbond 功能描述:512K X 8 ELECTRICALLY ERASABLE EPROM
W27E040P-90 制造商:WINBOND 制造商全稱:Winbond 功能描述:512K X 8 ELECTRICALLY ERASABLE EPROM