參數(shù)資料
型號(hào): X9259
廠商: Intersil Corporation
英文描述: Single Supply/Low Power/256-Tap/2-Wire bus
中文描述: 單電源/低Power/256-Tap/2-Wire巴士
文件頁(yè)數(shù): 6/25頁(yè)
文件大?。?/td> 400K
代理商: X9259
X9259
Characteristics subject to change without notice.
6 of 25
REV 1.2.3 4/30/02
www.xicor.com
SERIAL INTERFACE DESCRIPTION
Serial Interface
The X9259 supports a bidirectional bus oriented
protocol. The protocol defines any device that sends
data onto the bus as a transmitter and the receiving
device as the receiver. The device controlling the
transfer is a master and the device being controlled is
the slave. The master will always initiate data transfers
and provide the clock for both transmit and receive
operations. Therefore, the X9259 will be considered a
slave device in all applications.
Clock and Data Conventions
Data states on the SDA line can change only during
SCL LOW periods. SDA state changes during SCL
HIGH are reserved for indicating start and stop
conditions. See Figure 2.
Start Condition
All commands to the X9259 are preceded by the start
condition, which is a HIGH to LOW transition of SDA
while SCL is HIGH. The X9259 continuously monitors
the SDA and SCL lines for the start condition and will
not respond to any command until this condition is met.
See Figure 2.
Stop Condition
All communications must be terminated by a stop
condition, which is a LOW to HIGH transition of SDA
while SCL is HIGH. See Figure 2.
Acknowledge
Acknowledge is a software convention used to provide
a positive handshake between the master and slave
devices on the bus to indicate the successful receipt of
data. The transmitting device, either the master or the
slave, will release the SDA bus after transmitting eight
bits. The master generates a ninth clock cycle and
during this period the receiver pulls the SDA line LOW
to acknowledge that it successfully received the eight
bits of data.
The X9259 will respond with an acknowledge after
recognition of a start condition and its slave address
and once again after successful receipt of the
command byte. If the command is followed by a data
byte the X9259 will respond with a final acknowledge.
See Figure 2.
Figure 2. Acknowledge Response from Receiver
SCL FROM
MASTER
DATA
OUTPUT
FROM
TRANSMITTER
1
8
9
DATA
OUTPUT
FROM
RECEIVER
START
ACKNOWLEDGE
相關(guān)PDF資料
PDF描述
X9259TS24IZ-2.7 Single Supply/Low Power/256-Tap/2-Wire bus
X9259TV24IZ-2.7 Single Supply/Low Power/256-Tap/2-Wire bus
X9259US24IZ-2.7 Single Supply/Low Power/256-Tap/2-Wire bus
X9259UV24IZ-2.7 Single Supply/Low Power/256-Tap/2-Wire bus
X9259US24 Single Supply/Low Power/256-Tap/2-Wire bus
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
X9259_07 制造商:INTERSIL 制造商全稱(chēng):Intersil Corporation 功能描述:Quad Digitally-Controlled Potentiometers
X9259EVAL 功能描述:EVAL BOARD FOR X9259 RoHS:否 類(lèi)別:編程器,開(kāi)發(fā)系統(tǒng) >> 評(píng)估演示板和套件 系列:* 標(biāo)準(zhǔn)包裝:1 系列:PSoC® 主要目的:電源管理,熱管理 嵌入式:- 已用 IC / 零件:- 主要屬性:- 次要屬性:- 已供物品:板,CD,電源
X9259TB24 制造商:XICOR 制造商全稱(chēng):Xicor Inc. 功能描述:Quad Digitally-Controlled (XDCP) Potentiometers
X9259TB24-2.7 制造商:XICOR 制造商全稱(chēng):Xicor Inc. 功能描述:Quad Digitally-Controlled (XDCP) Potentiometers
X9259TB24I 制造商:XICOR 制造商全稱(chēng):Xicor Inc. 功能描述:Quad Digitally-Controlled (XDCP) Potentiometers