參數(shù)資料
型號: XCR3064XL-7VQ44I
廠商: Xilinx Inc
文件頁數(shù): 12/12頁
文件大?。?/td> 0K
描述: IC CPLD 64 MACROCELL HP 44-VQFP
標(biāo)準(zhǔn)包裝: 160
系列: CoolRunner XPLA3
可編程類型: 系統(tǒng)內(nèi)可編程(最少 1K 次編程/擦除循環(huán))
最大延遲時間 tpd(1): 7.0ns
電壓電源 - 內(nèi)部: 2.7 V ~ 3.6 V
邏輯元件/邏輯塊數(shù)目: 4
宏單元數(shù): 64
門數(shù): 1500
輸入/輸出數(shù): 36
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-TQFP
供應(yīng)商設(shè)備封裝: 44-VQFP(10x10)
包裝: 托盤
CoolRunner XPLA3 CPLD
DS012 (v2.5) May 26, 2009
Product Specification
R
JTAG and ISP Interfacing
A number of industry-established methods exist for
JTAG/ISP interfacing with CPLDs and other integrated cir-
cuits. The CoolRunner XPLA3 family supports the following
methods:
Xilinx HW 130
PC Parallel Port
Workstation or PC Serial Port
Embedded Processor
Automated Test Equipment
Third Party Programmers
Xilinx ISP Programming Tools
Table 6: Low-level ISP Commands
Instruction
(Register Used)
Instruction
Code
Description
Enable
(ISP Shift Register)
01001
Enables the Erase, Program, and Verify commands. Using the Enable instruction
before the Erase, Program, and Verify instructions allows the user to specify the
outputs of the device using the JTAG Boundary-Scan Sample/Preload command.
Erase
(ISP Shift Register)
01010
Erases the entire EEPROM array. User can define the outputs during this
operation by using the JTAG Sample/Preload command.
Program
(ISP Shift Register)
01011
Programs the data in the ISP Shift Register into the addressed EEPROM row. The
outputs can be defined by using the JTAG Sample/Preload command.
Disable
(ISP Shift Register)
10000
Allows the user to leave ISP mode. It selects the ISP register to be directly
connected between TDO and TDI.
Verify
(ISP Shift Register)
01100
Transfers the data from the addressed row to the ISP Shift Register. The data can
then be shifted out and compared with the JEDEC file. The user can define the
outputs during this operation.
相關(guān)PDF資料
PDF描述
IRU1010-25CDTR IC REG LDO 2.5V 1A D-PAK
TAJB224M050RNJ CAP TANT 0.22UF 50V 20% 1210
TAJB156K016H CAP TANT 15UF 16V 10% 1210
GBC07DRXN CONN EDGECARD 14POS DIP .100 SLD
F151K33Y5RR6UK7R CAP CER 150PF 3KV 10% RADIAL
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
XCR3064XL-7VQG100C 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 1.5K GATES 64 MCRCLLS 166.67MHZ 0.35UM - Trays
XCR3064XL-7VQG100I 制造商:Xilinx 功能描述:XLXXCR3064XL-7VQG100I IC SYSTEM GATE 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 1.5K GATES 64 MCRCLLS 166.67MHZ 0.35UM - Trays
XCR3064XL-7VQG44C 制造商:Xilinx 功能描述:XLXXCR3064XL-7VQG44C IC SYSTEM GATE 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 1.5K GATES 64 MCRCLLS 166.67MHZ 0.35UM - Trays
XCR3064XL-7VQG44I 制造商:Xilinx 功能描述:CPLD COOLRUNNER XPLA3 1.5K GATES 64 MCRCLLS 166.67MHZ 0.35UM - Trays
XCR3064XLSERIES 制造商:未知廠家 制造商全稱:未知廠家 功能描述:64 Macrocell CPLD