![](http://datasheet.mmic.net.cn/200000/ZL30402-QCC1_datasheet_15116866/ZL30402-QCC1_13.png)
ZL30402
Data Sheet
13
Zarlink Semiconductor Inc.
Lock Indicator:
Entry into Normal mode is flagged by the LOCK status bit or pin. Lock is declared when the
Acquisition PLL is locked to the reference clock and the Core PLL is locked to the Acquisition PLL. Frequency lock
means that the center frequency of the PLL is identical to the reference frequency and phase error excursions
caused by jitter and wander are symmetrical around some long-term phase error average.
Reference Re-alignment: Reference realignment is performed to erase a residual phase error that has been
accumulated between the reference and output clocks as a result of reference switching. A high to low transition on
the RefAlign pin (or bit) initiates phase realignment with a phase slope on the output clocks limited to 41 ns in 1.326
ms for the 1.1 Hz filter and to 885 ns in 1 s for 0.1 Hz filter. Please refer to the ZLAN-27 "Phase Alignment between
8 kHz output and 8 kHz Input Reference on ZL30402" Application Note for details.
2.3
Clock Synthesizer
The output of the Core PLL is connected to the Clock Synthesizer that generates twelve clocks and three frame
pulses.
2.4
Output Clocks
details):
- C1.5o
: 1.544 MHz clock with nominal 50% duty cycle
- C2o
: 2.048 MHz clock with nominal 50% duty cycle
- C4o
: 4.096 MHz clock with nominal 50% duty cycle
- C6o
: 6.312 MHz clock with nominal 50% duty cycle
- C8o
: 8.192 MHz clock with nominal 50% duty cycle
- C8.5o
: 8.592 MHz clock with duty cycle from 30 to 70%.
- C11o
: 11.184 MHz clock with duty cycle from 30 to 70%.
- C16o
: 16.384 MHz clock with nominal 50% duty cycle
- C19o
: 19.44 MHz clock with nominal 50% duty cycle (with optional dejittering)
- C34o
: 34.368 MHz clock with nominal 50% duty cycle
- C44o
: 44.736 MHz clock with nominal 50% duty cycle
- C155
: 155.52 MHz clock with nominal 50% duty cycle.
frame pulses have the same 125 s period (8kHz frequency):
- F0o
: 244 ns wide, logic low frame pulse
- F8o
: 122 ns wide, logic high frame pulse
- F16o
: 61 ns wide, logic low frame pulse
The Clock Synthesizer has an internal analog PLL (APLL) that can be placed in the path of the digitally generated
clocks to multiply frequencies and reduce jitter. The combination of two pins, E3DS3/OC3 and E3DS3, controls the
placement of the APLL and allows for selection of different clock configurations e.g., if E3DS3/OC3 pin is low the
19.44 MHz clock is derived from 155.52 MHz clock with very low jitter. The same APLL can be used to generate