參數資料
型號: 24AA512
廠商: Microchip Technology Inc.
英文描述: 512K I2C CMOS Serial EEPROM
中文描述: 為512k的I2C的CMOS串行EEPROM
文件頁數: 6/26頁
文件大?。?/td> 420K
代理商: 24AA512
24AA512/24LC512/24FC512
DS21754E-page 6
2004 Microchip Technology Inc.
4.0
BUS CHARACTERISTICS
The following
bus protocol
has been defined:
Data transfer may be initiated only when the bus
is not busy.
During data transfer, the data line must remain
stable whenever the clock line is high. Changes in
the data line, while the clock line is high, will be
interpreted as a Start or Stop condition.
Accordingly, the following bus conditions have been
defined (Figure 4-1).
4.1
Bus Not Busy (A)
Both data and clock lines remain high.
4.2
Start Data Transfer (B)
A high-to-low transition of the SDA line while the clock
(SCL) is high determines a Start condition. All
commands must be preceded by a Start condition.
4.3
Stop Data Transfer (C)
A low-to-high transition of the SDA line while the clock
(SCL) is high determines a Stop condition. All
operations must end with a Stop condition.
4.4
Data Valid (D)
The state of the data line represents valid data when,
after a Start condition, the data line is stable for the
duration of the high period of the clock signal.
The data on the line must be changed during the low
period of the clock signal. There is one bit of data per
clock pulse.
Each data transfer is initiated with a Start condition and
terminated with a Stop condition. The number of the
data bytes transferred between the Start and Stop
conditions is determined by the master device.
4.5
Acknowledge
Each receiving device, when addressed, is obliged to
generate an Acknowledge signal after the reception of
each byte. The master device must generate an extra
clock pulse which is associated with this Acknowledge
bit. See Figure 4-2 for acknowledge timing.
A device that acknowledges must pull down the SDA
line during the Acknowledge clock pulse in such a way
that the SDA line is stable low during the high period of
the acknowledge related clock pulse. Of course, setup
and hold times must be taken into account. During
reads, a master must signal an end of data to the slave
by NOT generating an Acknowledge bit on the last byte
that has been clocked out of the slave. In this case, the
slave (24XX512) will leave the data line high to enable
the master to generate the Stop condition.
Note:
The 24XX512 does not generate any
Acknowledge bits if an internal programming
cycle is in progress.
相關PDF資料
PDF描述
24LC512 512K I2C CMOS Serial EEPROM
24FC515 512K I2C CMOS Serial EEPROM
24AA515 512K I2C CMOS Serial EEPROM
24LC515 512K I2C CMOS Serial EEPROM
24FC65-IP 64K 5.0V 1 MHz I 2 C Smart Serial EEPROM
相關代理商/技術參數
參數描述
24AA512/S16K 制造商:Microchip Technology Inc 功能描述:512K, 64K X 8, 1.8V SER EE,DIE - Gel-pak, waffle pack, wafer, diced wafer on film
24AA512/W16K 制造商:Microchip Technology Inc 功能描述:512K, 64K X 8, 1.8V SER EE,WAFER - Gel-pak, waffle pack, wafer, diced wafer on film
24AA512/WF16K 制造商:Microchip Technology Inc 功能描述:512K, 64K X 8, 1.8V SER EE,WAF - Gel-pak, waffle pack, wafer, diced wafer on film
24AA512-I/MF 功能描述:電可擦除可編程只讀存儲器 64kx8 - 1.8V RoHS:否 制造商:Atmel 存儲容量:2 Kbit 組織:256 B x 8 數據保留:100 yr 最大時鐘頻率:1000 KHz 最大工作電流:6 uA 工作電源電壓:1.7 V to 5.5 V 最大工作溫度:+ 85 C 安裝風格:SMD/SMT 封裝 / 箱體:SOIC-8
24AA512-I/MS 制造商:Microchip Technology Inc 功能描述:512K, 64K X 8, 1.8V SER EE, IND - Rail/Tube 制造商:Microchip Technology Inc 功能描述:IC EEPROM 512KBIT 400KHZ 8MSOP 制造商:Microchip Technology Inc 功能描述:512K, 64K X 8, 1.8V SER EE, IND, 8 MSOP 3x3mm TUBE