IDT List of Tables
79RC32438 User Reference Manual
xiv
November 4, 2002
Notes
Table 2.46
Table 2.47
Table 2.48
Table 2.49
Table 2.50
Table 2.51
Table 2.52
Table 2.53
Table 2.54
Table 2.55
Table 2.56
Table 2.57
Table 2.58
Table 3.1
Table 3.2
Table 3.3
Table 4.1
Table 4.2
Table 4.3
Table 5.1
Table 5.2
Table 5.3
Table 6.1
Table 6.2
Table 7.1
Table 7.2
Table 7.3
Table 7.4
Table 7.5
Table 8.1
Table 8.2
Table 8.3
Table 8.4
Table 8.5
Table 9.1
Table 9.2
Table 9.3
Table 9.4
Table 9.5
Table 10.1
Table 10.2
Table 10.3
Table 10.4
Table 10.5
Table 10.6
Table 10.7
Table 10.8
Table 10.9
Table 10.10
Table 11.1
Table 11.2
Table 11.3
Table 11.4
Table 12.1
Table 12.2
Config1 Register Field Descriptions — Select 1.............................................................2-70
LLAddr Register Field Descriptions................................................................................2-72
WatchLo Register Field Descriptions..............................................................................2-72
WatchHi Register Field Descriptions..............................................................................2-73
Debug Register Field Descriptions.................................................................................2-74
DEPC Register Field Description....................................................................................2-76
ErrCtl Register Field Descriptions...................................................................................2-77
TagLo Register Field Descriptions..................................................................................2-77
DataLo Register Field Descriptions................................................................................2-78
ErrorEPC Register Field Descriptions............................................................................2-78
DeSave Register Field Descriptions...............................................................................2-79
Instruction and Data Cache Attributes............................................................................2-81
Byte Access within a Word.............................................................................................2-85
Processor Clock PLL Multiplier Modes.............................................................................3-2
Reset Register Map..........................................................................................................3-3
Boot Configuration Encoding............................................................................................3-5
System Integrity Register Map..........................................................................................4-1
Address Space Monitor Undecoded Address Error Reporting.........................................4-5
IPBus Slave Acknowledge Error Reporting......................................................................4-8
Bus Master Index..............................................................................................................5-1
IPBus Arbitration Register Map........................................................................................5-2
PMBus Arbitration Register Map......................................................................................5-2
Device Controller Register Map........................................................................................6-1
Default Values for Device Configuration Registers...........................................................6-4
DDR Controller Register Map...........................................................................................7-1
Supported DDR Configurations........................................................................................7-2
DDR Address Multiplexing in 32-bit Mode........................................................................7-3
DDR Address Multiplexing in 16-bit Mode........................................................................7-4
DDR Command Encoding................................................................................................7-5
Interrupt Controller Register Map.....................................................................................8-2
IPEND2 Interrupt Source Description...............................................................................8-4
IPEND3 Interrupt Source Description...............................................................................8-5
IPEND5 Interrupt Source Description...............................................................................8-5
IPEND6 Interrupt Source Description...............................................................................8-6
DMA Register Map...........................................................................................................9-1
DMA Channels and Device Selects..................................................................................9-6
External DMA Operations...............................................................................................9-17
Memory to DMA FIFO DMA Operations.........................................................................9-20
DMA FIFO to Memory DMA Operations.........................................................................9-20
PCI Bus Interface FIFO Sizes.........................................................................................10-3
PCI Register Map...........................................................................................................10-3
PCI Arbitration Pin Functionality in PCI Host Mode with Internal Arbiter Enabled........10-15
PCI Arbitration Pin Functionality in PCI Host Mode Using External Arbiter..................10-15
PCI Arbitration Pin Functionality in PCI Satellite Mode................................................10-16
Supported PCI Transactions.........................................................................................10-17
PCI Device Fields to IDSEL Mapping...........................................................................10-20
PCI to Memory DMA Operations..................................................................................10-30
Memory to PCI DMA Operations..................................................................................10-33
PCI Configuration Registers.........................................................................................10-46
Ethernet Register Map....................................................................................................11-2
Ethernet Interface Input DMA Operations.....................................................................11-13
Ethernet Interface Output DMA Operations..................................................................11-14
Padding Operation........................................................................................................11-26
General Purpose I/O Pin Alternate Function..................................................................12-1
Possible GPIO Configurations........................................................................................12-3