參數(shù)資料
型號: 82845Gx
廠商: Intel Corp.
英文描述: Intel 82845G/82845GL/82845GV Graphics and Memory Controller Hub (GMCH)
中文描述: 英特爾82845G/82845GL/82845GV圖形和內(nèi)存控制器中樞(GMCH)
文件頁數(shù): 73/193頁
文件大?。?/td> 2990K
代理商: 82845GX
第1頁第2頁第3頁第4頁第5頁第6頁第7頁第8頁第9頁第10頁第11頁第12頁第13頁第14頁第15頁第16頁第17頁第18頁第19頁第20頁第21頁第22頁第23頁第24頁第25頁第26頁第27頁第28頁第29頁第30頁第31頁第32頁第33頁第34頁第35頁第36頁第37頁第38頁第39頁第40頁第41頁第42頁第43頁第44頁第45頁第46頁第47頁第48頁第49頁第50頁第51頁第52頁第53頁第54頁第55頁第56頁第57頁第58頁第59頁第60頁第61頁第62頁第63頁第64頁第65頁第66頁第67頁第68頁第69頁第70頁第71頁第72頁當(dāng)前第73頁第74頁第75頁第76頁第77頁第78頁第79頁第80頁第81頁第82頁第83頁第84頁第85頁第86頁第87頁第88頁第89頁第90頁第91頁第92頁第93頁第94頁第95頁第96頁第97頁第98頁第99頁第100頁第101頁第102頁第103頁第104頁第105頁第106頁第107頁第108頁第109頁第110頁第111頁第112頁第113頁第114頁第115頁第116頁第117頁第118頁第119頁第120頁第121頁第122頁第123頁第124頁第125頁第126頁第127頁第128頁第129頁第130頁第131頁第132頁第133頁第134頁第135頁第136頁第137頁第138頁第139頁第140頁第141頁第142頁第143頁第144頁第145頁第146頁第147頁第148頁第149頁第150頁第151頁第152頁第153頁第154頁第155頁第156頁第157頁第158頁第159頁第160頁第161頁第162頁第163頁第164頁第165頁第166頁第167頁第168頁第169頁第170頁第171頁第172頁第173頁第174頁第175頁第176頁第177頁第178頁第179頁第180頁第181頁第182頁第183頁第184頁第185頁第186頁第187頁第188頁第189頁第190頁第191頁第192頁第193頁
Intel
82845G/82845GL/82845GV GMCH Datasheet
73
Register Description
3.5.1.32
GMCHCFG—GMCH Configuration Register (Device 0)
Address Offset:
Default Value:
Access:
Size:
C6–C7h
0C01h
R/W, RO
16 bits
Bit
Description
15:13
Intel Reserved.
12
Core/PSB Frequency Select (PSBFREQ)—RO.
The default value of this bit is set by the strap
assigned to pin PSBSEL and is latched at the rising edge of PWROK.
0 = PSB frequency is 400 MHz (PSBSEL sampled low on PWROK assertion)
1 = PSB frequency is 533 MHz (PSBSEL sampled high on PWROK assertion)
System Memory Frequency Select (SMFREQ)—R/W
1
.
00 = Intel Reserved
01 = Intel Reserved
10 = System Memory frequency is set to 133 MHz (SDR133, DDR266)
11 = System Memory frequency is set to 100 MHz (DDR200) (Default)
NOTE:
1. When writing a new value to this bit, a warm reset through the Intel
ICH4 must be executed
before the bit becomes effective. This must be enforced by BIOS/SW. However, changing this bit
in SW requires a “warm reset”
11:10
9:6
Intel Reserved.
5
MDA Present (MDAP).
This bit works with the VGA enable bits in the BCTRL1 register of Device 1
to control the routing of processor initiated transactions targeting MDA compatible I/O and memory
address ranges. This bit should not be set if Device 1's VGA enable bit is not set. If Device 1's VGA
enable bit is set, then accesses to I/O address range x3BCh-x3BFh are forwarded to the hub
interface. If the VGA enable bit is not set then accesses to IO address range x3BCh-x3BFh are
treated just like any other I/O accesses. That is, the cycles are forwarded to AGP if the address is
within the corresponding IOBASE and IOLIMIT and ISA enable bit is not set; otherwise, they are
forwarded to the hub interface. MDA resources are:
Memory:
0B0000h–0B7FFFh
I/O:
3B4h, 3B5h, 3B8h, 3B9h, 3BAh, 3BFh
(including ISA address aliases, A[15:10] are not used in decode)
Any I/O reference that includes the I/O locations listed above, or their aliases, will be forwarded to
hub interface even if the reference includes I/O locations not listed above.
Refer to the
Chapter 5
for further information.
4
Intel Reserved.
3
RO
AGP Mode (AGP/DVO#)—RO.
This bit is Read Only and reflects the ADD_DETECT strap value.
This strap bit determines the function of the AGP I/O signal.
0 = 2xDVO
1 = AGP
When the strap is sampled low, this bit will be a 0 and DVO mode will be selected. When the strap is
sampled high, this bit will be a 1 and AGP mode will be selected.
Note that when this bit is set to 0 (DVO mode), Device 1 is disabled (configuration cycles fall-through
to HI) and the Next Pointer field in CAPREG will be hardwired to zeros.
2
PSB IOQ Depth (IOQD)—RO.
This bit is RO and reflects the HA[7]# strap value. It indicates the
depth of the PSB IOQ.
0 = 1 deep
1 = 12 on the bus, 8 on the GMCH
When the strap is sampled low, this bit will be a 0 and the PSB IOQ depth is set to 1. When the strap
is sampled high, this bit will be a 1 and the PSB IOQ depth is set to the maximum (12 on the bus, 8
on the GMCH).
1:0
Intel Reserved.
相關(guān)PDF資料
PDF描述
82845MP Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845Mx Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845MZ Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845PE 82845GE Graphics and Memory Controller Hub (GMCH) and 82845PE Memory Controller Hub (MCH)
82845GE 82845GE Graphics and Memory Controller Hub (GMCH) and 82845PE Memory Controller Hub (MCH)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
82845MP 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845MX 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845MZ 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:Intel 845 Family Chipset-Mobile 82845MP/82845MZ Chipset Memory Controller Hub Mobile (MCH-M)
82845PE 制造商:INTEL 制造商全稱:Intel Corporation 功能描述:82845GE Graphics and Memory Controller Hub (GMCH) and 82845PE Memory Controller Hub (MCH)
8284611SM 制造商:Thomas & Betts 功能描述: