參數(shù)資料
型號(hào): A42MX16-2PQ160I
英文描述: Field Programmable Gate Array (FPGA)
中文描述: 現(xiàn)場(chǎng)可編程門陣列(FPGA)
文件頁數(shù): 63/116頁
文件大?。?/td> 3110K
代理商: A42MX16-2PQ160I
v5.0
63
40MX and 42MX FPGA Families
A42MX24 Timing Characteristics (Nominal 3.3V Operation)
(continued)
(Worst-Case Commercial Conditions, V
CC
= 3.0V, T
J
= 70
°
C)
‘–
3 Speed
‘–
2
Speed
‘–
1
Speed
Std
Speed
‘–
F
Speed
Parameter Description
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
Min.
Max.
Units
TTL Output Module Timing
1
t
DLH
Data-to-Pad HIGH
3.4
3.8
4.3
5.0
7.1
ns
t
DHL
Data-to-Pad LOW
4.0
4.4
5.0
5.9
8.3
ns
t
ENZH
Enable Pad Z to HIGH
3.6
4.0
4.5
5.3
7.4
ns
t
ENZL
Enable Pad Z to LOW
3.9
4.4
5.0
5.8
8.2
ns
t
ENHZ
Enable Pad HIGH to Z
7.2
8.0
9.07
10.7
14.9
ns
t
ENLZ
Enable Pad LOW to Z
6.7
7.5
8.5
9.9
13.9
ns
t
GLH
G-to-Pad HIGH
4.8
5.3
6.0
7.2
10.0
ns
t
GHL
G-to-Pad LOW
4.8
5.3
6.0
7.2
10.0
ns
t
LSU
I/O Latch Output Set-Up
0.7
0.7
0.8
1.0
1.4
ns
t
LH
I/O Latch Output Hold
0.0
0.0
0.0
0.0
0.0
ns
t
LCO
I/O Latch Clock-to-Out (Pad-to-Pad)
32 I/O
7.67
8.5
9.6
11.3
15.9
ns
t
ACO
Array Latch Clock-to-Out
(Pad-to-Pad)
32 I/O
14.8
16.5
18.7
22.0
30.8
ns
d
TLH2
d
THL2
CMOS Output Module Timing
1
Capacitive Loading, LOW to HIGH
0.05
0.05
0.06
0.07
0.10
ns/pF
Capacitive Loading, HIGH to LOW
0.04
0.04
0.05
0.06
0.08
ns/pF
t
DLH
Data-to-Pad HIGH
4.8
5.3
5.5
6.4
9.0
ns
t
DHL
Data-to-Pad LOW
3.5
3.9
4.1
4.9
6.8
ns
t
ENZH
Enable Pad Z to HIGH
3.6
4.0
4.5
5.3
7.4
ns
t
ENZL
Enable Pad Z to LOW
3.4
4.0
5.0
5.8
8.2
ns
t
ENHZ
Enable Pad HIGH to Z
7.2
8.0
9.01
10.7
14.9
ns
t
ENLZ
Enable Pad LOW to Z
6.7
7.5
8.5
9.9
13.9
ns
t
GLH
G-to-Pad HIGH
6.8
7.6
8.6
10.1
14.2
ns
t
GHL
G-to-Pad LOW
6.8
7.6
8.6
10.1
14.2
ns
t
LSU
I/O Latch Set-Up
0.7
0.7
0.8
1.0
1.4
ns
t
LH
I/O Latch Hold
0.0
0.0
0.0
0.0
0.0
ns
t
LCO
I/O Latch Clock-to-Out (Pad-to-Pad)
32 I/O
7.7
8.5
9.6
11.3
15.9
ns
t
ACO
Array Latch Clock-to-Out
(Pad-to-Pad)
32 I/O
14.8
16.5
18.7
22.0
30.8
ns
d
TLH2
d
THL2
Notes:
1.
2.
Capacitive Loading, LOW to HIGH
0.05
0.05
0.06
0.07
0.10
ns/pF
Capacitive Loading, HIGH to LOW
0.04
0.04
0.05
0.06
0.08
ns/pF
Delays based on 35 pF loading.
Slew rates measured from 10% to 90% V
CCI
.
相關(guān)PDF資料
PDF描述
A42MX16-2PQ160M Field Programmable Gate Array (FPGA)
A42MX16-FPQ160 Field Programmable Gate Array (FPGA)
A42MX16-FPQ160I Field Programmable Gate Array (FPGA)
A42MX16-FPQ160M Field Programmable Gate Array (FPGA)
A42MX16-FPQ208 Field Programmable Gate Array (FPGA)
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
A42MX16-2PQ160M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
A42MX16-2PQ208 功能描述:IC FPGA MX SGL CHIP 24K 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A42MX16-2PQ208I 功能描述:IC FPGA MX SGL CHIP 24K 208-PQFP RoHS:否 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)
A42MX16-2PQ208M 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Field Programmable Gate Array (FPGA)
A42MX16-2PQG100 功能描述:IC FPGA MX SGL CHIP 24K 100-PQFP RoHS:是 類別:集成電路 (IC) >> 嵌入式 - FPGA(現(xiàn)場(chǎng)可編程門陣列) 系列:MX 標(biāo)準(zhǔn)包裝:40 系列:SX-A LAB/CLB數(shù):6036 邏輯元件/單元數(shù):- RAM 位總計(jì):- 輸入/輸出數(shù):360 門數(shù):108000 電源電壓:2.25 V ~ 5.25 V 安裝類型:表面貼裝 工作溫度:0°C ~ 70°C 封裝/外殼:484-BGA 供應(yīng)商設(shè)備封裝:484-FPBGA(27X27)