參數(shù)資料
型號: AD5320BRTZ-REEL7
廠商: Analog Devices Inc
文件頁數(shù): 6/20頁
文件大小: 0K
描述: IC DAC 12BIT R-R W/BUFF SOT23-6
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標準包裝: 1
設(shè)置時間: 8µs
位數(shù): 12
數(shù)據(jù)接口: DSP,MICROWIRE?,QSPI?,串行,SPI?
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 單電源
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: SOT-23-6
供應(yīng)商設(shè)備封裝: SOT-23-6
包裝: 標準包裝
輸出數(shù)目和類型: 1 電壓,雙極
采樣率(每秒): 125k
產(chǎn)品目錄頁面: 782 (CN2011-ZH PDF)
其它名稱: AD5320BRTZ-REEL7DKR-ND
AD5320BRTZREEL7DKR
AD5320
Rev. C | Page 14 of 20
MICROPROCESSOR INTERFACING
AD5320 TO ADSP-2101/ADSP-2103 INTERFACE
Figure 28 shows a serial interface between the AD5320 and the
ADSP-2101/ADSP-2103. The ADSP-2101/ADSP-2103 should
be set up to operate in the serial port (SPORT) transmit alter-
nate framing mode. The ADSP-2101/ADSP-2103 SPORT are
programmed through the SPORT control register and should
be configured as follows: internal clock operation, active low
framing, and 16-bit word length. Transmission is initiated by
writing a word to the Tx register after the SPORT has been
enabled.
AD5320 TO 68HC11/68L11 INTERFACE
Figure 29 shows a serial interface between the AD5320 and the
68HC11/68L11 microcontroller. SCK of the 68HC11/68L11
drives the SCLK of the AD5320, while the MOSI output drives
the serial data line of the DAC. The SYNC signal is derived
from a port line (PC7). For correct operation of this interface,
the 68HC11/68L11 should be configured so that the CPOL bit
is a 0 and the CPHA bit is a 1. When data is being transmitted
to the DAC, the SYNC line is taken low (PC7). When the
68HC11/68L11 are configured, data appearing on the MOSI
output is valid on the falling edge of SCK as shown in Figure 29.
Serial data from the 68HC11/68L11 is transmitted in 8-bit bytes
with only eight falling clock edges occurring in the transmit
cycle. Data is transmitted MSB first. In order to load data to the
AD5320, PC7 is left low after the first eight bits are transferred,
and a second serial write operation is performed to the DAC
and PC7 is taken high at the end of this procedure.
DIN
SCLK
SYNC
PC7
SCK
MOSI
68HC11/68L11*
*ADDITIONAL PINS OMITTED FOR CLARITY
0
093
4-
0
29
AD5320*
Figure 29. AD5320 to 68HC11/68L11 Interface
AD5320 TO 80C51/80L51 INTERFACE
Figure 30 shows a serial interface between the AD5320 and the
80C51/80L51 microcontrollers. TXD of the 80C51/80L51 drives
SCLK of the AD5320, while RXD drives the serial data line of
the part. The SYNC signal is again derived from a bit
programmable pin on the port. In this case, port line P3.3 is
used. When data is to be transmitted to the AD5320, P3.3 is
taken low. The 80C51/80L51 transmits data only in 8-bit bytes;
thus only eight falling clock edges occur in the transmit cycle.
To load data to the DAC, P3.3 is left low after the first eight bits
are transmitted, and a second write cycle is initiated to transmit
the second byte of data. P3.3 is taken high following the
completion of this cycle. The 80C51/ 80L51 output the serial
data in a format that has the LSB first. The AD5320 requires its
data with the MSB as the first bit received. The 80C51/80L51
transmit routine should consider this.
DIN
SCLK
SYNC
P3.3
TXD
RXD
80C51/80L51*
*ADDITIONAL PINS OMITTED FOR CLARITY
009
34-
030
AD5320*
Figure 30. AD5320 to 80C51/80L51 Interface
AD5320 TO MICROWIRE INTERFACE
Figure 31 shows an interface between the AD5320 and any
MICROWIRE-compatible device. Serial data is shifted out on
the falling edge of the serial clock and is clocked into the
AD5320 on the rising edge of the SK.
DIN
SCLK
SYNC
CS
SK
SO
MICROWIRE*
*ADDITIONAL PINS OMITTED FOR CLARITY
00
93
4-
03
1
AD5320*
Figure 31. AD5320 to MICROWIRE Interface
SCLK
DIN
SYNC
TFS
DT
SCLK
ADSP-2101/
ADSP-2103*
*ADDITIONAL PINS OMITTED FOR CLARITY
00
93
4-
02
7
AD5320*
Figure 28. AD5320 to ADSP-2101/ADSP-2103 Interface
相關(guān)PDF資料
PDF描述
M83723/74W24618 CONN RCPT 61POS JAM NUT W/PINS
M83723/74W24617 CONN RCPT 61POS JAM NUT W/PINS
M83723/74W24616 CONN RCPT 61POS JAM NUT W/PINS
M83723/74R24616 CONN RCPT 61POS JAM NUT W/PINS
VE-2NR-MW-F2 CONVERTER MOD DC/DC 7.5V 100W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD5320BRTZ-REEL71 制造商:AD 制造商全稱:Analog Devices 功能描述:2.7 V to 5.5 V, 140 ??A, Rail-to-Rail Output 12-Bit DAC in an SOT-23
AD5321 制造商:AD 制造商全稱:Analog Devices 功能描述:2.5 V to 5.5 V, 230uA, Parallel Interface Dual Voltage-Output 8-/10-/12-Bit DACs
AD5321BRM 功能描述:IC DAC 12BIT 2.5V 2-WIRE 8-MSOP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標準包裝:47 系列:- 設(shè)置時間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
AD5321BRM-REEL 制造商:Analog Devices 功能描述:DAC 1-CH Resistor-String 12-bit 8-Pin MSOP T/R 制造商:Analog Devices 功能描述:DAC 1CH RES-STRING 12-BIT 8MSOP - Tape and Reel