I2C TIMING CHARACTERISTICS
參數(shù)資料
型號(hào): AD5669RBRUZ-2-RL7
廠商: Analog Devices Inc
文件頁數(shù): 30/32頁
文件大小: 0K
描述: IC DAC 16BIT I2C/SRL 16TSSOP
標(biāo)準(zhǔn)包裝: 1,000
系列: denseDAC
設(shè)置時(shí)間: 2.5µs
位數(shù): 16
數(shù)據(jù)接口: I²C,串行
轉(zhuǎn)換器數(shù)目: 8
電壓電源: 單電源
工作溫度: -40°C ~ 105°C
安裝類型: 表面貼裝
封裝/外殼: 16-TSSOP(0.173",4.40mm 寬)
供應(yīng)商設(shè)備封裝: 16-TSSOP
包裝: 帶卷 (TR)
輸出數(shù)目和類型: *
采樣率(每秒): 166k
Data Sheet
AD5629R/AD5669R
Rev. D | Page 7 of 32
I2C TIMING CHARACTERISTICS
VDD = 2.7 V to 5.5 V; all specifications TMIN to TMAX, fSCL = 400 kHz, unless otherwise noted.
Table 4.
Parameter
Conditions
Min
Max
Unit
Description
fSCL1
Standard mode
100
kHz
Serial clock frequency
Fast mode
400
kHz
t1
Standard mode
4
μs
tHIGH, SCL high time
Fast mode
0.6
μs
t2
Standard mode
4.7
μs
tLOW, SCL low time
Fast mode
1.3
μs
t3
Standard mode
250
ns
tSU;DAT, data setup time
Fast mode
100
ns
t4
Standard mode
0
3.45
μs
tHD;DAT, data hold time
Fast mode
0
0.9
μs
t5
Standard mode
4.7
μs
tSU;STA, setup time for a repeated start condition
Fast mode
0.6
μs
t6
Standard mode
4
μs
tHD;STA, hold time (repeated) start condition
Fast mode
0.6
μs
t7
Standard mode
4.7
μs
tBUF, bus-free time between a stop and a start condition
Fast mode
1.3
μs
t8
Standard mode
4
μs
tSU;STO, setup time for a stop condition
Fast mode
0.6
μs
t9
Standard mode
1000
ns
tRDA, rise time of SDA signal
Fast mode
300
ns
t10
Standard mode
300
ns
tFDA, fall time of SDA signal
Fast mode
300
ns
t11
Standard mode
1000
ns
tRCL, rise time of SCL signal
Fast mode
300
ns
t11A
Standard mode
1000
ns
tRCL1, rise time of SCL signal after a repeated start condition and
after an acknowledge bit
Fast mode
300
ns
t12
Standard mode
300
ns
tFCL, fall time of SCL signal
Fast mode
300
ns
t13
Standard mode
10
ns
LDAC pulse width low
Fast mode
10
ns
t14
Standard mode
300
ns
Falling edge of ninth SCL clock pulse of last byte of a valid write to
the LDAC falling edge
Fast mode
300
ns
t15
Standard mode
20
ns
CLR pulse width low
Fast mode
20
ns
tSP2
Fast mode
0
50
ns
Pulse width of spike suppressed
1
The SDA and SCL timing is measured with the input filters enabled. Switching off the input filters improves the transfer rate but has a negative effect on the EMC
behavior of the part.
2
Input filtering on the SCL and SDA inputs suppresses noise spikes that are less than 50 ns for fast mode or less than 10 ns for high speed mode.
相關(guān)PDF資料
PDF描述
AD5348BRU IC DAC 12BIT OCTAL VOUT 38-TSSOP
VI-23D-MY-B1 CONVERTER MOD DC/DC 85V 50W
VE-B6L-MV-B1 CONVERTER MOD DC/DC 28V 150W
VI-23B-MY-B1 CONVERTER MOD DC/DC 95V 50W
VE-B6H-MV-B1 CONVERTER MOD DC/DC 52V 150W
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD566A 制造商:AD 制造商全稱:Analog Devices 功能描述:High Speed 12-Bit Monolithic D/A Converters
AD566AJCWG 制造商:未知廠家 制造商全稱:未知廠家 功能描述:12-Bit Digital-to-Analog Converter
AD566AJD 制造商:AD 制造商全稱:Analog Devices 功能描述:High Speed 12-Bit Monolithic D/A Converters
AD566AJN 制造商:未知廠家 制造商全稱:未知廠家 功能描述:12-Bit Digital-to-Analog Converter