± 2.5 V on the V
參數(shù)資料
型號: AD7865BSZ-3
廠商: Analog Devices Inc
文件頁數(shù): 3/19頁
文件大?。?/td> 0K
描述: IC ADC 14BIT 4CHAN 5V 44-MQFP
標準包裝: 1
位數(shù): 14
采樣率(每秒): 350k
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 160mW
電壓電源: 模擬和數(shù)字
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-QFP
供應商設備封裝: 44-MQFP(10x10)
包裝: 托盤
輸入數(shù)目和類型: 4 個差分,雙極
REV. B
AD7865
–11–
AD7865-3
Figure 4 shows the analog input section of the AD7865-3. The
analog input range is
± 2.5 V on the VINxA input. The VINxB
input can be left unconnected but if it is connected to a poten-
tial then that potential must be AGND.
AD7865-3
VINxA
TRACK/
HOLD
TO ADC
REFERENCE
CIRCUITRY
TO INTERNAL
COMPARATOR
R1
R2
6k
2.5V
REFERENCE
VINxB
VREF
Figure 4. AD7865-3 Analog Input Structure
For the AD7865-3, R1 = 4 k
and R2 = 4 k. As a result, the
VINxA input should be driven from a low impedance source. The
resistor input stage is followed by the high input impedance
stage of the track/hold amplifier.
The designed code transitions take place midway between suc-
cessive integer LSB values (i.e., 1/2 LSB, 3/2 LSBs, 5/2 LSBs
etc.) LSB size is given by the formula, 1 LSB = FSR/16384.
Output coding is twos complement binary with 1 LSB = FSR/
16384 = 5 V/16384 = 610.4
V. The ideal input/output transfer
function for the AD7865-3 is shown in Table III.
Table III. Ideal Input/Output Code Table for the AD7865-3
Analog Input
1
Digital Output Code Transition
+FSR/2 – 3/2 LSB
2
011 . . . 110 to 011 . . . 111
+FSR/2 – 5/2 LSB
011 . . . 101 to 011 . . . 110
+FSR/2 – 7/2 LSB
011 . . . 100 to 011 . . . 101
AGND + 3/2 LSB
000 . . . 001 to 000 . . . 010
AGND + 1/2 LSB
000 . . . 000 to 000 . . . 001
AGND – 1/2 LSB
111 . . . 111 to 000 . . . 000
AGND – 3/2 LSB
111 . . . 110 to 111 . . . 111
–FSR/2 + 5/2 LSB
100 . . . 010 to 100 . . . 011
–FSR/2 + 3/2 LSB
100 . . . 001 to 100 . . . 010
–FSR/2 + 1/2 LSB
100 . . . 000 to 100 . . . 001
NOTES
1FSR is full-scale range is 5 V, with V
REF = 2.5 V.
21 LSB = FSR/16384 = 610.4
V (±2.5 V—AD7865-3) with VREF = 2.5 V.
SELECTING A CONVERSION SEQUENCE
Any subset of the four channels VIN1 to VIN4 can be selected for
conversion. The selected channels are converted in an ascending
order. For example if the channel selection includes VIN4, VIN1
and VIN3 then the conversion sequence will be VIN1, VIN3 and
then VIN4. The conversion sequence selection may be made by
using either the hardware channel select input pins SL1 through
SL4 (if
H/S is tied low) or programming the channel select
register (if
H/S is tied high). A logic high on a hardware channel
select pin (or logic one in the channel select register) when
CONVST goes logic high, marks the associated analog input
channel for inclusion in the conversion sequence.
Figure 5 shows the arrangement used. The
H/S SEL controls a
multiplexer that selects the source of the conversion sequence
information, i.e., from the hardware channel select pins (SL1 to
SL4) or from the channel selection register. When a conversion
is started the output from the multiplexer is latched until the
end-of-the conversion sequence. The data bus bits DB0 to DB3
(DB0 representing Channel 1 through DB3 representing Chan-
nel 4) are bidirectional and become inputs to the channel select
register when
RD is logic high and CS and WR are logic low.
The logic state on DB0 to DB3 is latched into the channel select
register when
WR goes logic high. Figure 6 shows the loading
sequence for channel selection using software control. When
using software control to select the conversion sequence a write
is only required each time the conversion sequence needs
changing. This is because the channel select register will hold its
information until different information is written to it.
It should be noted that the hardware select Pins SL1 and SL2
are dual function. When
H/S SEL is logic high (selecting the
conversion sequence using software control) they take the func-
tions CLK IN and
INT/EXT CLK respectively. Therefore, the
logic inputs on these pins must be set according to the type of
operation required (see Using an External Clock). Also when
H/S SEL is high, the SL3 and SL4 logic inputs have no function
and can be tied either high or low, but should not be left floating.
DATA BUS
D0
D1
D2
D3
WR
CS
WR
CHANNEL
SELECT
REGISTER
SL1
SL2
SL3
SL4
HARDWARE CHANNEL
SELECT PINS
H/S
TRANSPARENT WHILE WAITING FOR
CONVST.
LATCHED ON THE RISING EDGE OF
CONVST AND
DURING A CONVERSION SEQUENCE.
MULTIPLEXER
LATCH
SEQUENCER
SELECT INDIVIDUAL
TRACK-AND-HOLDS
FOR CONVERSION
Figure 5. Channel Select Inputs and Registers
RD
WR
CS
DATA
t16
t17
t14
t15
DATA IN
t13
Figure 6. Channel Selection via Software Control
相關PDF資料
PDF描述
VE-24X-MX-F3 CONVERTER MOD DC/DC 5.2V 75W
MS27472E18B32S CONN RCPT 32POS WALL MT W/SCKT
VE-24X-MX-F2 CONVERTER MOD DC/DC 5.2V 75W
D38999/20MC98PD CONN RCPT 10POS WALL MNT W/PINS
VE-24X-MX-F1 CONVERTER MOD DC/DC 5.2V 75W
相關代理商/技術(shù)參數(shù)
參數(shù)描述
AD7865BSZ-3REEL 功能描述:IC ADC 14BIT 4CHAN 5V 44-MQFP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 模數(shù)轉(zhuǎn)換器 系列:- 標準包裝:1 系列:- 位數(shù):14 采樣率(每秒):83k 數(shù)據(jù)接口:串行,并聯(lián) 轉(zhuǎn)換器數(shù)目:1 功率耗散(最大):95mW 電壓電源:雙 ± 工作溫度:0°C ~ 70°C 安裝類型:通孔 封裝/外殼:28-DIP(0.600",15.24mm) 供應商設備封裝:28-PDIP 包裝:管件 輸入數(shù)目和類型:1 個單端,雙極
AD7865YS-1 制造商:AD 制造商全稱:Analog Devices 功能描述:Four-Channel, Simultaneous Sampling, Fast, 14-Bit ADC
AD7865YS-1REEL 制造商:Analog Devices 功能描述:ADC Single SAR 350ksps 14-bit Parallel 44-Pin MQFP T/R
AD7865YS-2 制造商:Analog Devices 功能描述:ADC Single SAR 350ksps 14-bit Parallel 44-Pin MQFP 制造商:Rochester Electronics LLC 功能描述:4 CH. SIMULTANEOUS BIPOLAR,14-B ADC I.C. - Bulk
AD7865YS-3 制造商:Analog Devices 功能描述:ADC Single SAR 350ksps 14-bit Parallel 44-Pin MQFP