參數(shù)資料
型號: AD8600APZ-REEL
廠商: Analog Devices Inc
文件頁數(shù): 2/16頁
文件大小: 0K
描述: IC DAC MULT 16CH 8BIT 44PLCC
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 500
設(shè)置時間: 1µs
位數(shù): 8
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 16
電壓電源: 模擬和數(shù)字,雙 ±
功率耗散(最大): 175mW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 44-LCC(J 形引線)
供應(yīng)商設(shè)備封裝: 44-PLCC(16.59x16.59)
包裝: 帶卷 (TR)
輸出數(shù)目和類型: 16 電壓,單極;16 電壓,雙極
采樣率(每秒): 1M
REV. 0
–10–
AD8600
Interface Timing and Control
The AD8600 employs a double buffered DAC structure with
each DAC channel having a unique input register and DAC reg-
ister as shown in the diagram entitled “Equivalent DAC Chan-
nel” on the first page of the data sheet. This structure allows
maximum flexibility in loading the DACs. For example, each
DAC can be updated independently, or, if desired, all 16 input
registers can be loaded, followed by a single LD strobe to up-
date all 16 DACs simultaneously. An additional feature is the
ability to read back from the input register to verify the DAC’s
data.
A0
A1
A2
A3
R/W
EN
CS
R/W
CS
LD
EN
N4
N3
N2
N1
N6
N5
READ BACK
INPUT
REGISTER
D7–D0
R-2R
LADDER
DAC
REGISTER
8
Figure 19. Logic Interface Circuit for DAC Channel 0
The interface logic for a single DAC channel is shown in Figure
19. This figure specifically shows the logic for Channel 0; how-
ever, by changing the address input configuration to gate N1,
the other 15 channels are achieved. All of the logic for the
AD8600 is level sensitive and not edge triggered. For example,
if all the control inputs (CS, R/W, EN, LD) are low, the input
and DAC registers are transparent and any change in the digital
inputs will immediately change the DAC’s R-2R ladder.
Table I details the different logic combinations and their effects.
Chip Select (CS), Enable (EN) and R/W must be low to write
the input register. During this time that all three are low, any
data on DB7–DB0 changes the contents of the input register.
This data is not latched until either EN or CS returns high.
The data setup and hold times shown in the timing diagrams
must be observed to ensure that the proper data is latched into
the input register.
To load multiple input registers in the fastest time possible,
both R/W and CS should remain low, and the EN line be used
to “clock” in the data. As the write timing diagram shows, the
address should be updated at the same time as EN goes low.
Before EN returns high, valid data must be present for a time
equal to the data setup time (tDS), and after EN returns high,
the data Hold Time (tDH) must be maintained. If these mini-
mum times are violated, invalid data may be latched into the in-
put register. This cycle can be repeated 16 times to load all of
the DACs. The fastest interface time is equal to the sum of the
low and high times (tCL and tCH) for the EN input, which gives a
minimum of 80 ns. Because the EN input is used to clock in
the data, it is often referred to as the clock input, and the timing
specifications give a maximum clock frequency of 12.5 MHz,
which is just the reciprocal of 80 ns.
After all the input registers have been loaded, a single load
strobe will transfer the contents of the input registers to the
DAC registers. EN must also be low during this time. If the
address or data on the inputs could change, then CS should be
high during this time to ensure that new data is not loaded into
an input register. Alternatively, a single DAC can be updated
by first loading its input register and then transferring that to the
DAC register without loading the other 15 input registers.
The final interface option is to read data from the DAC’s input
registers, which is accomplished by setting R/W high and bring-
ing CS low. Read back allows the microprocessor to verify that
correct data has been loaded into the DACs. During this time
EN
and LD should be high. After a delay equal to tRWD, the
data bus becomes active and the contents of the input register
are read back to the data pins, DB0–DB7. The address can be
changed to look at the contents of all the input registers. Note
that after an address change, the valid data is not available for a
time equal to tAD. The delay time is due to the internal
readback buffers needing to charge up the data bus (measured
with a 35 pF load). These buffers are low power and do not
have high current to charge the bus quickly. When CS returns
high, the data pins assume a high impedance state and control
of the data lines or bus passes back to the microprocessor.
相關(guān)PDF資料
PDF描述
AD872AJD IC ADC 12BIT 10MSPS 28-CDIP
AD876JSTZ IC ADC 10BIT 20MSPS CMOS 48TQFP
AD8802AR IC DAC 8BIT 12CH W/SD 20-SOIC
AD8803AR IC DAC 8BIT OCTAL W/SD 16-SOIC
AD9042ASTZ IC ADC 12BIT 41MSPS 44-TQFP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
AD8600CHIPS 制造商:AD 制造商全稱:Analog Devices 功能描述:16-Channel, 8-Bit Multiplying DAC
AD8601 制造商:AD 制造商全稱:Analog Devices 功能描述:Precision CMOS Single-Supply Rail-to-Rail Input/Output Wideband Operational Amplifiers
AD8601_03 制造商:AD 制造商全稱:Analog Devices 功能描述:Precision CMOS Single-Supply Rail-to-Rail Input/Output Wideband Operational Amplifiers
AD8601_11 制造商:AD 制造商全稱:Analog Devices 功能描述:Precision CMOS, Single-Supply, Rail-to-Rail, Input/Output Wideband Operational Amplifiers
AD8601ART 制造商:AD 制造商全稱:Analog Devices 功能描述:Precision CMOS Single Supply Rail-to-Rail Input/Output Wideband Operational Amplifiers