<input id="uch0z"></input><thead id="uch0z"></thead>
  • 參數(shù)資料
    型號(hào): AD9572ACPZPEC-R7
    廠(chǎng)商: Analog Devices Inc
    文件頁(yè)數(shù): 7/20頁(yè)
    文件大?。?/td> 0K
    描述: IC PLL CLOCK GEN 25MHZ 40LFCSP
    標(biāo)準(zhǔn)包裝: 750
    類(lèi)型: 時(shí)鐘發(fā)生器,扇出配送,多路復(fù)用器
    PLL:
    輸入: 晶體
    輸出: CMOS,LVDS,LVPECL
    電路數(shù): 1
    比率 - 輸入:輸出: 1:7
    差分 - 輸入:輸出: 無(wú)/是
    頻率 - 最大: 156.25MHz
    除法器/乘法器: 是/無(wú)
    電源電壓: 2.97 V ~ 3.63 V
    工作溫度: -40°C ~ 85°C
    安裝類(lèi)型: 表面貼裝
    封裝/外殼: 40-WFQFN 裸露焊盤(pán),CSP
    供應(yīng)商設(shè)備封裝: 40-LFCSP-WQ(6x6)
    包裝: 帶卷 (TR)
    AD9572
    Rev. B | Page 15 of 20
    TERMINOLOGY
    Phase Jitter
    An ideal sine wave can be thought of as having a continuous
    and even progression of phase with time from 0° to 360° for
    each cycle. Actual signals, however, display a certain amount of
    variation from the ideal phase progression over time. This
    phenomenon is called phase jitter. Although many causes can
    contribute to phase jitter, one major cause is random noise,
    which is characterized statistically as Gaussian (normal) in
    distribution.
    This phase jitter leads to a spreading out of the energy of the
    sine wave in the frequency domain, producing a continuous
    power spectrum. This power spectrum is usually reported as a
    series of values whose units are dBc/Hz at a given offset in
    frequency from the sine wave (carrier). The value is a ratio
    (expressed in dB) of the power contained within a 1 Hz
    bandwidth with respect to the power at the carrier frequency.
    For each measurement, the offset from the carrier frequency is
    also given.
    Phase Noise
    When the total power contained within some interval of offset
    frequencies (for example, 12 kHz to 20 MHz) is integrated, it is
    called the integrated phase noise over that frequency offset
    interval, and it can be readily related to the time jitter due to the
    phase noise within that offset frequency interval.
    Phase noise has a detrimental effect on error rate performance
    by increasing eye closure at the transmitter output and reducing
    the jitter tolerance/sensitivity of the receiver.
    Time Jitter
    Phase noise is a frequency domain phenomenon. In the time
    domain, the same effect is exhibited as time jitter. When
    observing a sine wave, the time of successive zero crossings is
    seen to vary. In a square wave, the time jitter is seen as a
    displacement of the edges from their ideal (regular) times of
    occurrence. In both cases, the variations in timing from the
    ideal are the time jitter. Because these variations are random in
    nature, the time jitter is specified in units of seconds root mean
    square (rms) or 1 sigma of the Gaussian distribution.
    Additive Phase Noise
    Additive phase noise is the amount of phase noise that is
    attributable to the device or subsystem being measured. The
    phase noise of any external oscillators or clock sources has been
    subtracted. This makes it possible to predict the degree to which
    the device impacts the total system phase noise when used in
    conjunction with the various oscillators and clock sources, each
    of which contributes its own phase noise to the total. In many
    cases, the phase noise of one element dominates the system
    phase noise.
    Additive Time Jitter
    Additive time jitter is the amount of time jitter that is attributable
    to the device or subsystem being measured. The time jitter of
    any external oscillator or clock source has been subtracted. This
    makes it possible to predict the degree to which the device will
    impact the total system time jitter when used in conjunction with
    the various oscillators and clock sources, each of which
    contributes its own time jitter to the total. In many cases, the
    time jitter of the external oscillators and clock sources
    dominates the system time jitter.
    相關(guān)PDF資料
    PDF描述
    X9410WS24IT1 IC XDCP DUAL 64-TAP 10K 24-SOIC
    VI-252-MW-S CONVERTER MOD DC/DC 15V 100W
    MS27496E9B98S CONN RCPT 3POS BOX MNT W/SCKT
    X9410WS24I-2.7T1 IC XDCP DUAL 64-TAP 10K 24-SOIC
    M83723/73R2461N CONN RCPT 61POS JAM NUT W/SCKT
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    AD9572ACPZPEC-RL 功能描述:IC PLL CLOCK GEN 25MHZ 40LFCSP RoHS:是 類(lèi)別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:- 標(biāo)準(zhǔn)包裝:1,000 系列:Precision Edge® 類(lèi)型:時(shí)鐘/頻率合成器 PLL:無(wú) 輸入:CML,PECL 輸出:CML 電路數(shù):1 比率 - 輸入:輸出:2:1 差分 - 輸入:輸出:是/是 頻率 - 最大:10.7GHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.6 V 工作溫度:-40°C ~ 85°C 安裝類(lèi)型:表面貼裝 封裝/外殼:16-VFQFN 裸露焊盤(pán),16-MLF? 供應(yīng)商設(shè)備封裝:16-MLF?(3x3) 包裝:帶卷 (TR) 其它名稱(chēng):SY58052UMGTRSY58052UMGTR-ND
    AD9572-EVALZ-LVD 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:Fiber Channel/Ethernet Clock Generator IC, PLL Core, Dividers, 7 Clock Outputs
    AD9572-EVALZ-PEC 制造商:AD 制造商全稱(chēng):Analog Devices 功能描述:Fiber Channel/Ethernet Clock Generator IC, PLL Core, Dividers, 7 Clock Outputs
    AD9572XCPZLVD 制造商:Analog Devices 功能描述:
    AD9572XCPZPEC 制造商:Analog Devices 功能描述: