參數(shù)資料
型號(hào): CS51312
廠商: ZF Electronics Corporation
英文描述: Synchronous CPU Buck Controller for 12V Only Applications
中文描述: 同步降壓控制器的CPU,只有應(yīng)用的12V
文件頁數(shù): 8/18頁
文件大?。?/td> 276K
代理商: CS51312
C
Application Information: continued
8
Hysteresis of 300mV (typ) is provided for noise immunity.
The Error Amp Capacitor connected to the COMP pin is
charged by a 30μA current source. This capacitor must be
charged to 1.1V (typ) so that it exceeds the PWM compara-
tor’s offset before the V
2
TM
PWM control loop permits
switching to occur.
When V
CC1
has exceeded 8.4V and COMP has charged to
1.1V, the upper Gate driver (GATE(H)) is activated, turn-
ing on the upper FET. This causes current to flow through
the output inductor and into the output capacitors and
load according to the following equation:
I = (V
IN
– V
OUT
)
×
GATE(H) and the upper NFET remain on and inductor cur-
rent ramps up until the initial pulse is terminated by either
the PWM control loop or the overcurrent protection. This
initial surge of in-rush current minimizes startup time, but
avoids overstressing of the regulator’s power components.
The PWM comparator will terminate the initial pulse if the
regulator output exceeds the voltage on the COMP pin
plus the 1.1V PWM comparator offset prior to the drop
across the current sense resistor exceeding the current limit
threshold. In this case, the PWM control loop has achieved
regulation and the initial pulse is then followed by a con-
stant off time as programmed by the C
OFF
capacitor. The
COMP capacitor will continue to slowly charge and the
regulator output voltage will follow it, less the 1.1V PWM
offset, until it achieves the voltage programmed by the
DAC’s VID input. The Error Amp will then source or sink
current to the COMP cap as required to maintain the cor-
rect regulator DC output voltage. Since the rate of increase
of the COMP pin voltage is typically set much slower than
the regulator’s slew capability, inrush current, output volt-
age, and duty cycle all gradually increase from zero. (See
Figures 8 and 9).
Figure 8: Normal Startup (5ms/div).
Channel 1 - Regulator Input Voltage and V
CC1
(10V/div)
Channel 2 – COMP (2V/div)
Channel 4 - Regulator Output Voltage (1V/div)
Figure 9: Normal Startup showing initial pulse followed by Soft Start
(5μs/div).
Channel 1 - V
CC2
(10V/div)
Channel 2 – GATE(H) (10V/div)
Channel 3 - Inductor Switching Node(10V/div)
Channel 4 - Regulator Output Voltage (2V/div)
If the voltage across the Current Sense resistor generates a
voltage difference between the V
FB
and V
OUT
pins that
exceeds the OVC Comparator Offset Voltage (86mV typi-
cal), the Fault latch is set. This causes the COMP pin to be
quickly discharged, turning off GATE(H) and the upper
NFET since the voltage on the COMP pin is now less than
the 1.1V PWM comparator offset. The Fault latch is reset
when the voltage on the COMP decreases below the
Discharge threshold voltage (0.25V typical). The COMP
capacitor will again begin to charge, and when it exceeds
the 1.1V PWM comparator offset, the regulator output will
Soft Start normally (see Figure 10).
Figure 10: Startup with COMP pre-charged to 2V (2ms/div).
Channel 1 - Regulator Output Voltage (1V/div)
Channel 2 - COMP Pin (1V/div)
Channel 3 - V
CC
(10V/div)
T
L
相關(guān)PDF資料
PDF描述
CS51312GD16 Synchronous CPU Buck Controller for 12V Only Applications
CS51313GD16 Micropower 5V, 100mA Low Dropout Linear Regulator
CS51313GDR16 Micropower 5V, 100mA Low Dropout Linear Regulator
CS51313 Micropower 5V, 100mA Low Dropout Linear Regulator
CS5132GDW24 Dual Output CPU Buck Controller
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
CS-51313D16 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Current-Mode SMPS Controller
CS-51313DR16 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Current-Mode SMPS Controller
CS51313GDR16 制造商:Rochester Electronics LLC 功能描述: 制造商:ON Semiconductor 功能描述:
CS-5132 制造商:未知廠家 制造商全稱:未知廠家 功能描述:Dual Output CPU Buck Controller
CS5132DW24 制造商:ON Semiconductor 功能描述: