參數資料
型號: CYW150OXCT
廠商: Silicon Laboratories Inc
文件頁數: 7/14頁
文件大?。?/td> 0K
描述: IC CLOCK 440BX AGP 56SSOP
標準包裝: 1,000
類型: 時鐘/頻率合成器,擴展頻譜時鐘發(fā)生器
PLL:
主要目的: Intel CPU 服務器
輸入: 時鐘,晶體
輸出: 時鐘
電路數: 1
比率 - 輸入:輸出: 2:33
差分 - 輸入:輸出: 無/無
頻率 - 最大: 150MHz
電源電壓: 3.135 V ~ 3.465 V
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 56-BSSOP(0.295",7.50mm 寬)
供應商設備封裝: 56-SSOP
包裝: 帶卷 (TR)
CYW150
........................ Document #: 38-07177 Rev. *B Page 2 of 14
Pin Definitions
Pin Name
Pin No.
Pin
Type
Pin Description
CPU1:2
51, 49
O
CPU Outputs 1 and 2: Frequency is set by the FS0:3 inputs or through serial input interface,
see Table 2 and Table 6. These outputs are affected by the CLK_STOP# input.
CPU_F
52
O
Free-Running CPU Output: Frequency is set by the FS0:3 inputs or through serial input
interface, see Table 2 and Table 6. This output is not affected by the CLK_STOP# input.
PCI1:5
11, 12, 13,
14, 16
O
PCI Outputs 1 through 5: Frequency is set by the FS0:3 inputs or through serial input
interface, see Table 2 and Table 6. These outputs are affected by the PCI_STOP# input.
PCI0/FS3
9
I/O
PCI Output/Frequency Select Input: As an output, frequency is set by the FS0:3 inputs or
through serial input interface, see Table 2 and Table 6. This output is affected by the
PCI_STOP# input. When an input, latches data selecting the frequency of the CPU and PCI outputs.
PCI_F/MODE
8
I/O
Free Running PCI Output: Frequency is set by the FS0:3 inputs or through serial input
interface, see Table 2 and Table 6. This output is not affected by the PCI_STOP# input. When
an input, selects function of pin 3 as described in Table 1.
CLK_STOP#
47
I
CLK_STOP# Input: When brought LOW, affected outputs are stopped LOW after completing
a full clock cycle (2–3 CPU clock latency). When brought HIGH, affected outputs start
beginning with a full clock cycle (2–3 CPU clock latency).
IOAPIC_F
54
O
Free-running IOAPIC Output: This output is a buffered version of the reference input which
is not affected by the CPU_STOP# logic input. Its swing is set by voltage applied to VDDQ2.
IOAPIC0
55
O
IOAPIC Output: Provides 14.318 MHz fixed frequency. The output voltage swing is set by
voltage applied to VDDQ2. This output is disabled when CLK_STOP# is set LOW.
48MHz/FS1
29
I/O
48 MHz Output: 48 MHz is provided in normal operation. In standard systems, this output can
be used as the reference for the Universal Serial Bus. Upon power up, FS1 input will be
latched, setting output frequencies as described in Table 2.
24MHz/FS0
30
I/O
24 MHz Output: 24 MHz is provided in normal operation. In standard systems, this output can
be used as the clock input for a Super I/O chip. Upon power up, FS0 input will be latched,
setting output frequencies as described in Table 2.
REF1/FS2
2
I/O
Reference Output: 14.318 MHz is provided in normal operation. Upon power-up, FS2 input
will be latched, setting output frequencies as described in Table 2.
REF0
(PCI_STOP#)
3I/O
Fixed 14.318 MHz Output 0 or PCI_STOP# Pin: Function determined by MODE pin. The
PCI_STOP# input enables the PCI 0:5 outputs when HIGH and causes them to remain at logic
0 when LOW. The PCI_STOP signal is latched on the rising edge of PCI_F. Its effects take
place on the next PCI_F clock cycle. As an output, this pin provides a fixed clock signal equal
in frequency to the reference signal provided at the X1/X2 pins (14.318 MHz).
SDRAMIN
17
I
Buffered Input Pin: The signal provided to this input pin is buffered to 17 outputs
(SDRAM0:15, SDRAM_F).
SDRAM0:15
44, 43,
41, 40,
39, 38,
36, 35,
22, 21,
19, 18,
33, 32,
25, 24
O
Buffered Outputs: These sixteen dedicated outputs provide copies of the signal provided at
the SDRAMIN input. The swing is set by VDDQ3, and they are deactivated when CLK_STOP#
input is set LOW.
SDRAM_F
46
O
Free-Running Buffered Output: This output provides a single copy of the SDRAMIN input.
The swing is set by VDDQ3; this signal is unaffected by the CLK_STOP# input.
SCLK
28
I
Clock pin for SMBus circuitry.
SDATA
27
I/O
Data pin for SMBus circuitry.
X1
5
I
Crystal Connection or External Reference Frequency Input: This pin has dual functions.
It can be used as an external 14.318 MHz crystal connection or as an external reference
frequency input.
X2
6
I
Crystal Connection: An input connection for an external 14.318-MHz crystal. If using an
external reference, this pin must be left unconnected.
VDDQ3
1, 7, 15,
20, 31,
37, 45
P
Power Connection: Power supply for core logic, PLL circuitry, SDRAM output buffers, PCI
output buffers, reference output buffers, and 48 MHz/24 MHz output buffers. Connect to 3.3V.
相關PDF資料
PDF描述
V48B48H250BG2 CONVERTER MOD DC/DC 48V 250W
V48B48H250BF CONVERTER MOD DC/DC 48V 250W
MS3450L14S-7SY CONN RCPT 3POS WALL MNT W/SCKT
MS3450L14S-7SX CONN RCPT 3POS WALL MNT W/SCKT
GTC020R-32-1P CONN RCPT 5POS BOX MNT W/PINS
相關代理商/技術參數
參數描述
CYW152-12G 制造商:Rochester Electronics LLC 功能描述:- Bulk
CYW15G0101DXB 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Single-channel HOTLink II⑩ Transceiver
CYW15G0101DXB-BBC 功能描述:電信線路管理 IC Sngl Ch XCVR COM RoHS:否 制造商:STMicroelectronics 產品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
CYW15G0101DXB-BBI 功能描述:電信線路管理 IC Sngl Ch XCVR IND RoHS:否 制造商:STMicroelectronics 產品:PHY 接口類型:UART 電源電壓-最大:18 V 電源電壓-最小:8 V 電源電流:30 mA 最大工作溫度:+ 85 C 最小工作溫度:- 40 C 安裝風格:SMD/SMT 封裝 / 箱體:VFQFPN-48 封裝:Tray
CYW15G0101DXB-BBXC 制造商:CYPRESS 制造商全稱:Cypress Semiconductor 功能描述:Single-channel HOTLink II⑩ Transceiver