參數(shù)資料
型號: DAC8143FSZ
廠商: Analog Devices Inc
文件頁數(shù): 2/12頁
文件大?。?/td> 0K
描述: IC DAC 12BIT DAISY-CHAIN 16-SOIC
產(chǎn)品培訓(xùn)模塊: Data Converter Fundamentals
DAC Architectures
標(biāo)準(zhǔn)包裝: 47
設(shè)置時間: 380ns
位數(shù): 12
數(shù)據(jù)接口: 串行
轉(zhuǎn)換器數(shù)目: 1
電壓電源: 單電源
功率耗散(最大): 500µW
工作溫度: -40°C ~ 85°C
安裝類型: 表面貼裝
封裝/外殼: 16-SOIC(0.295",7.50mm 寬)
供應(yīng)商設(shè)備封裝: 16-SOIC W
包裝: 管件
輸出數(shù)目和類型: 2 電流,單極;2 電流,雙極
采樣率(每秒): 2.63M
產(chǎn)品目錄頁面: 786 (CN2011-ZH PDF)
DAC8143
–10–
REV. C
In many applications, the DAC8143’s zero scale error and low
gain error, permit the elimination of external trimming compo-
nents without adverse effects on circuit performance.
For applications requiring a tighter gain error than 0.024% at
25
°C for the top grade part, or 0.048% for the lower grade part,
the circuit in Figure 17 may be used. Gain error may be trimmed
by adjusting R1.
The DAC register must first be loaded with all 1s. R1 is then
adjusted until VOUT = –VREF (4095/4096). In the case of an
adjustable VREF, R1 and RFEEDBACK may be omitted, with VREF
adjusted to yield the desired full-scale output.
BIPOLAR OPERATION (4-QUADRANT)
Figure 18 details a suggested circuit for bipolar, or offset binary,
operation. Table III shows the digital input-to-analog output
relationship. The circuit uses offset binary coding. Twos comple-
ment code can be converted to offset binary by software inver-
sion of the MSB or by the addition of an external inverter to the
MSB input.
Resistor R3, R4 and R5 must be selected to match within 0.01%
and must all be of the same (preferably metal foil) type to assure
temperature coefficient match. Mismatching between R3 and
R4 causes offset and full-scale error.
Calibration is performed by loading the DAC register with
1000 0000 0000 and adjusting R1 until VOUT = 0 V. R1 and
R2 may be omitted by adjusting the ratio of R3 to R4 to yield
VOUT = 0 V. Full scale can be adjusted by loading the DAC
register with 1111 1111 1111 and adjusting either the amplitude
of VREF or the value of R5 until the desired VOUT is achieved.
Table III. Bipolar (Offset Binary) Code Table
Digital Input
Nominal Analog Output
MSB
LSB
(VOUT as Shown in Figure 18)
1 1 1 1 1 1 1 1 1 1 1 1
+VREF
2047
2048
1 0 0 0 0 0 0 0 0 0 0 1
+VREF
1
2048
1 0 0 0 0 0 0 0 0 0 0 0
0
0 1 1 1 1 1 1 1 1 1 1 1
–VREF
1
2048
0 0 0 0 0 0 0 0 0 0 0 1
–VREF
2047
2048
0 0 0 0 0 0 0 0 0 0 0 0
–VREF
2048
NOTES
1Nominal full scale for the circuits of Figure 18 is given by
FS = VREF
2047
2048
.
2Nominal LSB magnitude for the circuits of Figure 18 is given by
LSB = VREF
1
2048
.
DAISY-CHAINING DAC8143s
Many applications use multiple serial input DACs that use
numerous interconnecting lines for address decoding and data
lines. In addition, they use some type of buffering to reduce
loading on the bus. The DAC8143 is ideal for just such an
application. It not only reduces the number of interconnecting
lines, but also reduces bus loading. The DAC8143 can be daisy-
chained with only three lines: one data line, one CLK line and
one load line, see Figure 19.
VOUT
1/2 OP200
+5V
R2
50
12
15
7
R1
100
SERIAL
DATA INPUT
VIN
14
15
1
2
3
6
13
4, 5
8-11
DGND
VREF
SRI
CONTROL
BITS
SRO
CONTROL
INPUTS
FROM
SYSTEM
RESET
BUFFERED SERIAL
DATA OUT
VDD
RFB
AGND
IOUT2
IOUT1
DAC8143
C1
10-33pF
COMMON GROUND
R3
10k
A1
R4
20k
R5
20k
1/2 OP200
A2
CLR
Figure 18. Bipolar Operation (4-Quadrant, Offset Binary)
相關(guān)PDF資料
PDF描述
IDT74ALVC164245PAG8 IC TRANSCVR TRI-ST 16BIT 48TSSOP
ICS843321AGI-12LFT IC SYNTHESIZER CLK SONET 8TSSOP
VE-J0V-MZ-F1 CONVERTER MOD DC/DC 5.8V 25W
VE-J0T-MZ-F4 CONVERTER MOD DC/DC 6.5V 25W
LTC1454CN#PBF IC D/A CONV 12BIT R-R DUAL 16DIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DAC8143FSZ-REEL 功能描述:IC DAC 12BIT DAISYCHAIN 16SOIC RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉(zhuǎn)換器 系列:- 標(biāo)準(zhǔn)包裝:47 系列:- 設(shè)置時間:2µs 位數(shù):14 數(shù)據(jù)接口:并聯(lián) 轉(zhuǎn)換器數(shù)目:1 電壓電源:單電源 功率耗散(最大):55µW 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:28-SSOP(0.209",5.30mm 寬) 供應(yīng)商設(shè)備封裝:28-SSOP 包裝:管件 輸出數(shù)目和類型:1 電流,單極;1 電流,雙極 采樣率(每秒):*
DAC8162 制造商:TI 制造商全稱:Texas Instruments 功能描述:DUAL 16-/14-/12-BIT, ULTRALOW-GLITCH, LOW-POWER, BUFFERED, VOLTAGE-OUTPUT
DAC8162SDGSR 功能描述:數(shù)模轉(zhuǎn)換器- DAC 14B,Dual,Lo Pwr Ultra-Lo Glitch DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
DAC8162SDGST 功能描述:數(shù)模轉(zhuǎn)換器- DAC 14B,Dual,Lo Pwr Ultra-Lo Glitch DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube
DAC8162SDSCR 功能描述:數(shù)模轉(zhuǎn)換器- DAC 14B,Dual,Lo Pwr Ultra-Lo Glitch DAC RoHS:否 制造商:Texas Instruments 轉(zhuǎn)換器數(shù)量:1 DAC 輸出端數(shù)量:1 轉(zhuǎn)換速率:2 MSPs 分辨率:16 bit 接口類型:QSPI, SPI, Serial (3-Wire, Microwire) 穩(wěn)定時間:1 us 最大工作溫度:+ 85 C 安裝風(fēng)格:SMD/SMT 封裝 / 箱體:SOIC-14 封裝:Tube