參數(shù)資料
型號: DAC8562EP
廠商: ANALOG DEVICES INC
元件分類: DAC
英文描述: +5 Volt, Parallel Input Complete 12-Bit DAC
中文描述: PARALLEL, WORD INPUT LOADING, 16 us SETTLING TIME, 12-BIT DAC, PDIP20
封裝: PLASTIC, DIP-20
文件頁數(shù): 15/16頁
文件大?。?/td> 636K
代理商: DAC8562EP
DAC8562
REV. A
–15–
DAC8562 – M68HC11 Interface Program Source Code
*
* DAC8562 to M68HC11 Interface Assembly Program
* Adolfo A. Garcia
* September 14, 1992
*
* M68HC11 Register definitions
*
PORTB
EQU
$1004
PORTC
EQU
$1003
*
DDRC
EQU
$1007
*
* RAM variables:
*
*
*
MSBS
EQU
$00
LSBS
EQU
$01
Port C control register
“0,0,0,0;0,CLR/,CE/,MSB-LSB/”
Port C data direction
MSBS are encoded from 0 (Hex) to F (Hex)
LSBS are encoded from 00 (Hex) to F (Hex)
DAC requires two 8-bit loads
Hi-byte: “0,0,0,0;MSB,DB10,DB9,DB8”
Lo-byte: “DB7,DB6,DB5,DB4;DB3,DB2,
DB1,DB0”
*
* Main Program
*
ORG
LDS
$C000
#$CFFF
Start of user’s RAM in EVB
Top of C page RAM
INIT
*
* Initialize Port C Outputs
*
LDAA
STAA
#$07
DDRC
0,0,0,0;0,1,1,1
CLR/,CE/, and MSB-LSB/ are now enabled
as outputs
0,0.0,0;0,1,1,0
CLR/-Hi, CE/-Hi, MSB-LSB/-Lo
Initialize Port C Outputs
LDAA
#$06
*
STAA
PORTC
*
* Call update subroutine
*
BSR
JMP
*
* Subroutine UPDATE
*
UPDATE
PSHX
PSHY
PSHA
*
* Enter contents of the Hi-byte input register
*
LDAA
#$0A
STAA
MSBS
*
* Enter Contents of’ Lo-byte input register
*
LDAA
#$AA
STAA
LSBS
*
LDX
#MSBS
LDY
#$1000
*
* Clear DAC output to zero
*
BCLR
PORTC,Y $04
BSET
PORTC,Y $04
*
* Loading input buffer latches
*
BSET
PORTC,Y $01
TFRLP
LDAA
0,X
STAA
PORTB
INX
CPX
#LSBS+1
BEQ
DUMP
BCLR
PORTC,Y $01
UPDATE
$E000
Xfer 2 8-bit words to DAC8562
Restart BUFFALO
Save registers X, Y, and A
0,0,0,0;1,0,1,0
MSBS are set to 0A (Hex)
1,0,1,0;1,0,1,0
LSBS are set to AA (Hex)
Stack pointer at 1st byte to send via Port B
Stack pointer at on-chip registers
Assert CLR/
De-assert CLR/
Set hi-byte register load
Get a byte to transfer via Port B
Write data to input register
Increment counter to next byte for transfer
Are we done yet
If yes, update DAC output
Latch hi-byte register and set lo-byte register
load
BRA
TFRLP
*
DAC8562–M68HC11 Interface Program Source Code (Continued)
* Update DAC output with contents of input registers
*
DUMP
BCLR
PORTC,Y $02
Assert CE/
BSET
PORTC,Y $02
Latch DAC register
*
PULA
When done, restore registers X, Y & A
PULY
PULX
RTS
** Return to Main Program **
相關PDF資料
PDF描述
DAC8574EVM DAC8574 Evaluation Module(DAC8574評估板)
DAC87 12-Bit Digital-to-Analog Converter
DAC87H 12-Bit Digital-to-Analog Converter
DAC8800 Octal 8-Bit CMOS D/A Converter
DAC8800BR Octal 8-Bit CMOS D/A Converter
相關代理商/技術參數(shù)
參數(shù)描述
DAC8562EPZ 制造商:Analog Devices 功能描述:
DAC8562ER 制造商:未知廠家 制造商全稱:未知廠家 功能描述:12-Bit Digital-to-Analog Converter
DAC8562EVM 功能描述:數(shù)據(jù)轉換 IC 開發(fā)工具 DAC8562 Eval Mod RoHS:否 制造商:Texas Instruments 產(chǎn)品:Demonstration Kits 類型:ADC 工具用于評估:ADS130E08 接口類型:SPI 工作電源電壓:- 6 V to + 6 V
DAC8562FP 功能描述:IC DAC 12BIT PARALLEL 5V 20-DIP RoHS:否 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉換器 系列:- 產(chǎn)品培訓模塊:Data Converter Fundamentals DAC Architectures 標準包裝:750 系列:- 設置時間:7µs 位數(shù):16 數(shù)據(jù)接口:并聯(lián) 轉換器數(shù)目:1 電壓電源:雙 ± 功率耗散(最大):100mW 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:28-LCC(J 形引線) 供應商設備封裝:28-PLCC(11.51x11.51) 包裝:帶卷 (TR) 輸出數(shù)目和類型:1 電壓,單極;1 電壓,雙極 采樣率(每秒):143k
DAC8562FPZ 功能描述:IC DAC 12BIT PARALLEL 5V 20-DIP RoHS:是 類別:集成電路 (IC) >> 數(shù)據(jù)采集 - 數(shù)模轉換器 系列:- 產(chǎn)品培訓模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標準包裝:50 系列:- 設置時間:4µs 位數(shù):12 數(shù)據(jù)接口:串行 轉換器數(shù)目:2 電壓電源:單電源 功率耗散(最大):- 工作溫度:-40°C ~ 85°C 安裝類型:表面貼裝 封裝/外殼:8-TSSOP,8-MSOP(0.118",3.00mm 寬) 供應商設備封裝:8-uMAX 包裝:管件 輸出數(shù)目和類型:2 電壓,單極 采樣率(每秒):* 產(chǎn)品目錄頁面:1398 (CN2011-ZH PDF)