參數(shù)資料
型號: DS80C390-QNR
廠商: Maxim Integrated Products
文件頁數(shù): 38/53頁
文件大小: 0K
描述: IC MPU CAN DUAL HS IND 68-PLCC
產(chǎn)品培訓模塊: Lead (SnPb) Finish for COTS
Obsolescence Mitigation Program
標準包裝: 18
系列: 80C
核心處理器: 8051
芯體尺寸: 8-位
速度: 40MHz
連通性: CAN,EBI/EMI,SIO,UART/USART
外圍設備: 電源故障復位,WDT
輸入/輸出數(shù): 32
程序存儲器類型: ROMless
RAM 容量: 4K x 8
電壓 - 電源 (Vcc/Vdd): 3.85 V ~ 5.5 V
振蕩器型: 外部
工作溫度: -40°C ~ 85°C
封裝/外殼: 68-LCC(J 形引線)
包裝: 管件
DS80C390 Dual CAN High-Speed Microprocessor
43 of 53
The SCON0 register provides control for serial port 0 while its I/O buffer is SBUF0. The registers SCON1 and
SBUF1 provide the same functions for the second serial port. A full description of the use and operation of both
serial ports can be found in the High-Speed Microcontroller User’s Guide: DS80C390 Supplement.
WATCHDOG TIMER
The watchdog is a free-running, programmable timer that can set a flag, cause an interrupt, and/or reset the
microcontroller if allowed to reach a preselected timeout. It can be restarted by software.
A typical application uses the watchdog timer as a reset source to prevent software from losing control. The
watchdog timer is initialized, selecting the timeout period and enabling the reset and/or interrupt functions. After
enabling the reset function, software must then restart the timer before its expiration or the hardware will reset the
CPU. In this way, if the code execution goes awry and software does not reset the watchdog as scheduled, the
processor is put in a known good state: reset.
Software can select one of four timeout values as controlled by the WD1 and WD0 bits. Timeout values are precise
since they are a function of the crystal frequency. When the watchdog times out, it sets the watchdog timer-reset
flag (WTRF = WDCON.2), which generates a reset if enabled by the enable watchdog-timer reset (EWT =
WDCON.1) bit. Both the enable watchdog-timer reset and the reset watchdog timer control bits are protected by
timed-access circuitry. This prevents errant software from accidentally clearing or disabling the watchdog.
The watchdog interrupt is useful for systems that do not require a reset circuit. It set the WDIF (watchdog interrupt)
flag 512 clocks before setting the reset flag. Software can optionally enable this interrupt source, which is
independent of the watchdog-reset function. The interrupt is commonly used during the debug process to
determine where watchdog-reset commands must be located in the application software. The interrupt also can
serve as a convenient time base generator or can wake up the processor from power-saving modes.
The clock control (CKCON) and the watchdog control (WDCON) SFRs control the watchdog timer. CKCON.7 and
CKCON.6 (WD1 and WD0, respectively) select the watchdog timeout period. Of course, the 4X/
2X (PMR.3) and
CD1:0 (PMR.7:6) system clock-control bits also affect the timeout period. Table 12 shows the timeout selection.
Table 12. Watchdog Timeout Values
WATCHDOG INTERRUPT TIMEOUT
WATCHDOG RESET TIMEOUT
4X/
2X CD1:0
WD1:0 = 00 WD1:0 = 01 WD1:0 = 10 WD1:0 = 11 WD1:0 = 00 WD1:0 = 01 WD1:0 = 10 WD1:0 = 11
1
00
2
15
2
18
2
21
2
24
2
15+512
2
18+512
2
21+512
2
24+512
0
00
2
16
2
19
2
22
2
25
2
16+512
2
19+512
2
22+512
2
25+512
x
01
2
17
2
20
2
23
2
26
2
17+512
2
20+512
2
23+512
2
26+512
x
10
2
17
2
20
2
23
2
26
2
17+512
2
20+512
2
23+512
2
26+512
x
11
2
25
2
28
2
31
2
34
2
25+512
2
28+512
2
31+512
2
34+512
Table 12 demonstrates that for a 33MHz crystal frequency, the watchdog timer can produce timeout periods from
3.97ms (2
17 x 1/33MHz) to over 2 seconds (2.034 = 226 x 1/33MHz) with the default setting of CD1:0 (=10). This
wide variation in timeout periods allows very flexible system implementation.
In a typical initialization, the user selects one of the possible counter values to determine the timeout. Once the
counter chain has completed a full count, hardware sets the interrupt flag (WDIF = WDCON.3). Regardless of
whether the software makes use of this flag, there are then 512 clocks left until the reset flag (WTRF = WDCON.2)
is set. Software can enable (1) or disable (0) the reset using the enable watchdog-timer-reset (EWT = WDCON.1)
bit.
相關(guān)PDF資料
PDF描述
SAB-C165-L25M HA IC MCU 16BIT MQFP-100-2
VI-JNN-IY-B1 CONVERTER MOD DC/DC 18.5V 50W
DS5001FP-16 IC MPU 128K 16MHZ 80-TQFP
VI-JNK-IY-B1 CONVERTER MOD DC/DC 40V 50W
IA6805E2PDW40IR0 IC MCU 8BIT 5MHZ 40DIP
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
DS80C390-QNR+ 功能描述:8位微控制器 -MCU Dual CAN High-Speed RoHS:否 制造商:Silicon Labs 核心:8051 處理器系列:C8051F39x 數(shù)據(jù)總線寬度:8 bit 最大時鐘頻率:50 MHz 程序存儲器大小:16 KB 數(shù)據(jù) RAM 大小:1 KB 片上 ADC:Yes 工作電源電壓:1.8 V to 3.6 V 工作溫度范圍:- 40 C to + 105 C 封裝 / 箱體:QFN-20 安裝風格:SMD/SMT
DS80C400 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:Network Microcontroller
DS80C400_03 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:Network Microcontroller
DS80C400_07 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:Network Microcontroller
DS80C400_09 制造商:MAXIM 制造商全稱:Maxim Integrated Products 功能描述:Network Microcontroller