DVCC = 2.5 V to 5.5 V; V
參數(shù)資料
型號: EVAL-AD5370EBZ
廠商: Analog Devices Inc
文件頁數(shù): 27/29頁
文件大小: 0K
描述: BOARD EVALUATION FOR AD5370
產(chǎn)品培訓(xùn)模塊: DAC Architectures
標(biāo)準(zhǔn)包裝: 1
DAC 的數(shù)量: 40
位數(shù): 16
采樣率(每秒): 540k
數(shù)據(jù)接口: 串行
設(shè)置時間: 20µs
DAC 型: 電壓
工作溫度: -40°C ~ 85°C
已供物品: 板,CD
已用 IC / 零件: AD5370
AD5370
Rev. 0 | Page 6 of 28
TIMING CHARACTERISTICS
DVCC = 2.5 V to 5.5 V; VDD = 9 V to 16.5 V; VSS = 16.5 V to 4.5 V; VREF = 3 V; AGND = DGND = SIGGND = 0 V; CL = 200 pF to GND;
RL = open circuit; gain (M), offset (C), and DAC offset registers at default values; all specifications TMIN to TMAX, unless otherwise noted.
Table 4. SPI Interface
Limit at TMIN, TMAX
Min
Typ
Max
Unit
Description
t1
20
ns
SCLK cycle time
t2
8
ns
SCLK high time
t3
8
ns
SCLK low time
t4
11
ns
SYNC falling edge to SCLK falling edge setup time
t5
20
ns
Minimum SYNC high time
t6
10
ns
24th SCLK falling edge to SYNC rising edge
t7
5
ns
Data setup time
t8
5
ns
Data hold time
42
ns
SYNC rising edge to BUSY falling edge
t10
1.5
μs
BUSY pulse width low (single-channel update); see Table 8
t11
600
ns
Single-channel update cycle time
t12
20
ns
SYNC rising edge to LDAC falling edge
t13
10
ns
LDAC pulse width low
t14
3
μs
BUSY rising edge to DAC output response time
t15
0
ns
BUSY rising edge to LDAC falling edge
t16
3
μs
LDAC falling edge to DAC output response time
t17
20
30
μs
DAC output settling time
t18
140
ns
CLR/RESET pulse activation time
t19
30
ns
RESET pulse width low
t20
400
μs
RESET time indicated by BUSY low
t21
270
ns
Minimum SYNC high time in readback mode
25
ns
SCLK rising edge to SDO valid
t23
80
ns
RESET rising edge to BUSY falling edge
1 Guaranteed by design and characterization, not production tested.
2 All input signals are specified with tR = tF = 2 ns (10% to 90% of DVCC) and timed from a voltage level of 1.2 V.
3 See Figure 4 and Figure 5.
4 This is measured with the load circuit shown in Figure 2.
5 This is measured with the load circuit shown in Figure 3.
TIMING DIAGRAMS
TO
OUTPUT
PIN
CL
50pF
RL
2.2k
VOL
DVCC
05
81
3-
00
2
VOH (MIN) – VOL (MAX)
2
200A
IOL
200A
IOH
TO OUTPUT
PIN
CL
50pF
0
58
13
-00
3
Figure 2. Load Circuit for BUSY Timing Diagram
Figure 3. Load Circuit for SDO Timing Diagram
相關(guān)PDF資料
PDF描述
GSM12DSES-S243 CONN EDGECARD 24POS .156 EYELET
VI-J7W-EZ CONVERTER MOD DC/DC 5.5V 25W
0210390943 CABLE JUMPER 1MM .030M 25POS
HMM08DRUI CONN EDGECARD 16POS .156 DIP SLD
RMM06DRYI CONN EDGECARD 12POS DIP .156 SLD
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
EVAL-AD5371EBZ 功能描述:BOARD EVAL FOR AD5371 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5372EBZ 功能描述:BOARD EVAL FOR AD5372 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5373EBZ 功能描述:BOARD EVAL FOR AD5373 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581
EVAL-AD5379EB 制造商:AD 制造商全稱:Analog Devices 功能描述:40-Channel, 14-Bit, Parallel and Serial Input, Bipolar Voltage-Output DAC
EVAL-AD5379EBZ 功能描述:BOARD EVALUATION FOR AD5379 RoHS:是 類別:編程器,開發(fā)系統(tǒng) >> 評估板 - 數(shù)模轉(zhuǎn)換器 (DAC) 系列:- 產(chǎn)品培訓(xùn)模塊:Lead (SnPb) Finish for COTS Obsolescence Mitigation Program 標(biāo)準(zhǔn)包裝:1 系列:- DAC 的數(shù)量:4 位數(shù):12 采樣率(每秒):- 數(shù)據(jù)接口:串行,SPI? 設(shè)置時間:3µs DAC 型:電流/電壓 工作溫度:-40°C ~ 85°C 已供物品:板 已用 IC / 零件:MAX5581