參數(shù)資料
型號: F25L004A-50PG
廠商: ELITE SEMICONDUCTOR MEMORY TECHNOLOGY INC
元件分類: PROM
英文描述: 4 Mbit Uniform Sector, Serial Flash Memory
中文描述: 512K X 8 FLASH 3V PROM, PDSO8
封裝: 0.150 INCH, ROHS COMPLIANT, SOIC-8
文件頁數(shù): 7/32頁
文件大?。?/td> 393K
代理商: F25L004A-50PG
ES MT
Hold Operation
F25L004A
Elite Semiconductor Memory Technology Inc.
Revision
:
1.2
7/32
Publication Date
:
Apr. 2007
HOLD pin is used to pause a serial sequence underway with the
SPI flash memory without resetting the clocking sequence. To
activate the HOLD mode, CE must be in active low state. The
HOLD mode begins when the SCK active low state coincides
with the falling edge of the HOLD signal. The HOLD mode ends
when the HOLD signal’s rising edge coincides with the SCK
active low state.
If the falling edge of the HOLD signal does not coincide with the
SCK active low state, then the device enters Hold mode when the
SCK next reaches the active low state.
Similarly, if the rising edge of the HOLD signal does not
coincide with the SCK active low state, then the device exits in
Hold mode when the SCK next reaches the active low state. See
Figure 1 for Hold Condition waveform.
Once the device enters Hold mode, SO will be in high impedance
state while SI and SCK can be V
IL
or V
IH
.
If CE is driven active high during a Hold condition, it resets the
internal logic of the device. As long as HOLD signal is low, the
memory
remains
in
the
Hold
communication with the device, HOLD must be driven active
condition.
To
resume
high, and CE must be driven active low. See Figure 18 for Hold
timing.
Active
Hold
Active
Hold
Active
HOLD
SCK
Figure 1 : HOLD CONDITION WAVEFORM
Write Protection
F25L004A provides software Write protection.
The Write Protect pin (
WP
) enables or disables the lockdown
function of the status register. The Block-Protection bits (BP1,
BP0, and BPL) in the status register provide Write protection to
the memory array and the status register. See Table 5 for
Block-Protection description.
Write Protect Pin (
WP
)
The Write Protect (
WP
) pin enables the lock-down function of
the BPL bit (bit 7) in the status register. When
WP
is driven low,
the execution of the Write-Status-Register (WRSR) instruction is
determined by the value of the BPL bit (see Table 3). When
WP
is high, the lock-down function of the BPL bit is disabled.
TABLE3: CONDITIONS TO EXECUTE
WRITE-STATUS- REGISTER (WRSR)
INSTRUCTION
WP
BPL
Execute WRSR Instruction
L
1
Not Allowed
L
0
Allowed
H
X
Allowed
相關PDF資料
PDF描述
F25L016A 4 Mbit Uniform Sector, Serial Flash Memory
F49B002UA 2 Mbit (256K x 8) 5V Only CMOS Flash Memory
F49L004BA 4 Mbit (512K x 8) 3V Only CMOS Flash Memory
FLH0041G 0.2 Amp Linear Power Operational Amplifier in a Hermetic 12-lead Package
FLM3439-12F C-Band Internally Matched FET
相關代理商/技術參數(shù)
參數(shù)描述
F25L004A-50PIG 制造商:ELITE SEMICONDUCTOR 功能描述:FLASH 4MB 3V SPI 50MHZ SOIC8
F25L008A 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:8Mbit (1Mx8) 3V Only Serial Flash Memory
F25L008A_08 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:8Mbit (1Mx8) 3V Only Serial Flash Memory
F25L008A_1 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:8Mbit (1Mx8) 3V Only Serial Flash Memory
F25L008A-100DG 制造商:ESMT 制造商全稱:Elite Semiconductor Memory Technology Inc. 功能描述:8Mbit (1Mx8) 3V Only Serial Flash Memory