• <i id="zqhl2"></i>
  • 參數(shù)資料
    型號(hào): IDT707278S25PFI
    廠商: INTEGRATED DEVICE TECHNOLOGY INC
    元件分類: DRAM
    英文描述: HIGH-SPEED 32K x 16 BANK-SWITCHABLE DUAL-PORTED SRAM WITH EXTERNAL BANK SELECTS
    中文描述: 32K X 16 DUAL-PORT SRAM, 25 ns, PQFP100
    封裝: 14 X 14 MM, 1.40 MM HEIGHT, TQFP-100
    文件頁(yè)數(shù): 9/16頁(yè)
    文件大小: 135K
    代理商: IDT707278S25PFI
    6.42
    IDT707278S/L
    32K x 16 Bank-Switchable Dual-Ported SRAM with External Bank Selects Industrial and Commercial Temperature Ranges
    CE
    43
    &;
    "
    @"
    9
    #$#%3'%(&
    NOTES:
    1. There are four independent mailbox locations available to each side, external to the standard memory array. The mailboxes can be written to in either 8-bit or
    16-bit widths. The upper byte of each mailbox has an associated interrupt to the opposite port. The mailbox interrupts can be individually masked if desired,
    and the status of the interrupt determned by polling the Interrupt Status Register (see Note 6 for this table). A port can read its own mailboxes to verify the data
    written, without affecting the interrupt which is sent to the opposite port.
    2. These registers allow a port to read the data written to a specific mailbox location by the opposite port. Reading the upper byte of the data in a particular
    mailbox clears the interrupt associated with that mailbox without modifying the data written. Once the address and R/
    W
    are stable, the actual clearing of the
    interrupt is triggered by the transition of
    MBSEL
    fromV
    IH
    to V
    IL
    .
    3. This register contains the Mask Register (bits D
    0
    -D
    3
    ), the Interrupt Cause Register (bits D
    4
    -D
    7
    ), and the Interrupt Status Register (bits D
    8
    -D
    11
    ). The controls for
    R/W, UB, and LB are manipulated in accordance with the appropriate function. See Notes 4, 5, and 6 for this table. Bits D
    12
    -D
    15
    are "Don't Care".
    4. This register, the Mask Register, allows the user to independently mask the various interrupt sources. Writing V
    IH
    to the appropriate bit (D
    0
    = Mailbox 0, D
    1
    =
    Mailbox 1, D
    2
    = Mailbox 2, and D
    3
    = Mailbox 3) disables the interrupt, while writing V
    IL
    enables the interrupt. All four bits in this register must be written at the
    same time. This register can be read at any time to verify the mask settings. The masks are individual and independent: any single interrupt source can be
    masked with no effect on the other sources. Each port can modify only its own mask settings.
    5. This register, the Interrupt Cause Register, gives the user a snapshot of what has caused the interrupt to be generated. Reading V
    OL
    for a specific bit (D
    4
    =
    Mailbox 0, D
    5
    = Mailbox 1, D
    6
    = Mailbox 2, and D
    7
    = Mailbox 3) indicates that the associated interrupt source has generated an interrupt. Acknowledging the
    interrupt clears the bit in this register (see Note 2 for this table). This register provides post-mask information: if the interrupt source has been masked, the
    associated bit in this register will not update.
    6. This register, the Interrupt Status Register, gives the user the status of all interrupt sources that could potentially cause an interrupt regardless of whether they
    have been masked. Reading V
    OL
    for a specific bit (D
    8
    = Mailbox 0, D
    9
    = Mailbox 1, D
    10
    = Mailbox 2, and D
    11
    = Mailbox 3) indicates that the associated
    interrupt source has generated an interrupt. Acknowledging the interrupt clears the associated bit in this register (see Note 2 for this table). This register provides
    pre-mask information: regardless of whether an interrupt source has been masked, the associated bit in this register will update.
    7. Access to registers defined as "RESERVED" will have no effect, if written, and if read unknown values on D
    0
    -D
    15
    will be returned.
    8. These registers are not guaranteed to initialize in any known state. At power-up, the initialization sequence should include the set-up of these registers.
    9. 'L' = V
    IL
    or V
    OL
    , 'H' = V
    IH
    or V
    OH
    , 'X' = Don't Care.
    MB
    SEL
    R/
    W
    UB
    LB
    A5
    A4
    A3
    A2
    A1
    A0
    D0
    D1
    D2
    D3
    D4
    D5
    D6
    D7
    D8
    D9
    D10
    D11
    D12
    D13
    D14
    D15 DESCRIPTION
    L
    X
    X
    X
    L
    L
    L
    L
    L
    L
    RESERVED (7)
    RESERVED (7)
    L
    X
    X
    X
    RESERVED (7)
    RESERVED (7)
    L
    (1)
    (1)
    (1)
    H
    L
    L
    L
    L
    L
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    MAILBOX 0 - SET INTERRUPT ON OPPOSITE PORT
    L
    (1)
    (1)
    (1)
    H
    L
    L
    L
    L
    H
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    MAILBOX 1 - SET INTERRUPT ON OPPOSITE PORT
    L
    (1)
    (1)
    (1)
    H
    L
    L
    L
    H
    L
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    MAILBOX 2 - SET INTERRUPT ON OPPOSITE PORT
    L
    (1)
    (1)
    (1)
    H
    L
    L
    L
    H
    H
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    MAILBOX 3 - SET INTERRUPT ON OPPOSITE PORT
    H
    (2)
    (2)
    H
    L
    L
    H
    L
    L
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    MAILBOX 0 - CLEAR OPPOSITE PORT INTERRUPT
    H
    (2)
    (2)
    H
    L
    L
    H
    L
    H
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    MAILBOX 1 - CLEAR OPPOSITE PORT INTERRUPT
    H
    (2)
    (2)
    H
    L
    L
    H
    H
    L
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    MAILBOX 2 - CLEAR OPPOSITE PORT INTERRUPT
    H
    (2)
    (2)
    H
    L
    L
    H
    H
    H
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    X
    MAILBOX 3 - CLEAR OPPOSITE PORT INTERRUPT
    L
    (3)
    (3)
    (3)
    H
    L
    H
    L
    L
    L
    (4)
    (4)
    (4)
    (4)
    (5)
    (5)
    (5)
    (5)
    (6)
    (6)
    (6)
    (6)
    X
    X
    X
    X
    MAILBOX INTERRUPT CONTROLS
    L
    X
    X
    X
    RESERVED (7)
    RESERVED (7)
    L
    X
    X
    X
    H
    H
    H
    H
    H
    H
    RESERVED (7)
    RESERVED (7)
    3739 tbl 14
    相關(guān)PDF資料
    PDF描述
    IDT707278 Dual Low-Noise JFET-Input General-Purpose Operational Amplifier 8-PDIP -40 to 85
    IDT707278L Dual Low-Noise JFET-Input General-Purpose Operational Amplifier 8-PDIP -40 to 85
    IDT707278L15PF Low-Noise JFET-Input Operational Amplifier 8-SOIC 0 to 70
    IDT707278L15PFI Low-Noise JFET-Input Operational Amplifier 8-SOIC 0 to 70
    IDT707278L20PF Low-Noise JFET-Input Operational Amplifier 8-SOIC 0 to 70
    相關(guān)代理商/技術(shù)參數(shù)
    參數(shù)描述
    IDT70824L20G 功能描述:IC SARAM 64KBIT 20NS 84PGA RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標(biāo)準(zhǔn)包裝:136 系列:- 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 同步,DDR II 存儲(chǔ)容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ
    IDT70824L20PF 功能描述:IC SARAM 64KBIT 20NS 80TQFP RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標(biāo)準(zhǔn)包裝:136 系列:- 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 同步,DDR II 存儲(chǔ)容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ
    IDT70824L20PF8 功能描述:IC SARAM 64KBIT 20NS 80TQFP RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標(biāo)準(zhǔn)包裝:136 系列:- 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 同步,DDR II 存儲(chǔ)容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ
    IDT70824L25G 功能描述:IC SARAM 64KBIT 25NS 84PGA RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標(biāo)準(zhǔn)包裝:136 系列:- 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 同步,DDR II 存儲(chǔ)容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ
    IDT70824L25PF 功能描述:IC SARAM 64KBIT 25NS 80TQFP RoHS:否 類別:集成電路 (IC) >> 存儲(chǔ)器 系列:- 產(chǎn)品變化通告:Product Discontinuation 26/Apr/2010 標(biāo)準(zhǔn)包裝:136 系列:- 格式 - 存儲(chǔ)器:RAM 存儲(chǔ)器類型:SRAM - 同步,DDR II 存儲(chǔ)容量:18M(1M x 18) 速度:200MHz 接口:并聯(lián) 電源電壓:1.7 V ~ 1.9 V 工作溫度:0°C ~ 70°C 封裝/外殼:165-TBGA 供應(yīng)商設(shè)備封裝:165-CABGA(13x15) 包裝:托盤 其它名稱:71P71804S200BQ