參數(shù)資料
型號(hào): KSZ8721BLI TR
廠商: Micrel Inc
文件頁(yè)數(shù): 4/35頁(yè)
文件大小: 0K
描述: TXRX PHY 10/100 2.3.3/5V 48-LQFP
標(biāo)準(zhǔn)包裝: 1,000
類型: 收發(fā)器
驅(qū)動(dòng)器/接收器數(shù): 1/1
規(guī)程: MII,RMII
電源電壓: 3 V ~ 3.6 V
安裝類型: 表面貼裝
封裝/外殼: 48-LQFP
供應(yīng)商設(shè)備封裝: 48-LQFP(7x7)
包裝: 帶卷 (TR)
配用: 576-1627-ND - BOARD EVALUATION FOR KSZ8721BMC
576-1626-ND - BOARD EVALUATION FOR KSZ8721BL
其它名稱: KSZ8721BLITR
KSZ8721BLITR-ND
Micrel, Inc.
KS8721BL/SL
June 2009
12
M9999-062509-1.3
SQE and Jabber Function (10BASE-T only)
In 10BASE-T operation, a short pulse is put out on the COL pin after each packet is transmitted. This is required as a
test of the 10BASE-T transmit/receive path and is called an SQE test. The 10BASE-T transmitter is disabled and COL
goes high if TXEN is high for more than 20ms (Jabbering). If TXEN then goes low for more than 250ms, the 10BASE-T
transmitter is re-enabled and COL goes low.
Auto-Negotiation
The KS8721BL/SL performs auto-negotiation by hardware strapping option (pin 29) or software (Register 0.12). It
automatically chooses its mode of operation by advertising its abilities and comparing them with those received from its
link partner whenever auto-negotiation is enabled. It can also be congured to advertise 100BASE-TX or 10BASE-T in
either full- or half-duplex mode (please refer to “Auto-Negotiation”). Auto-negotiation is disabled in the FX mode.
During auto-negotiation, the contents of Register 4, coded in fast link pulse (FLP), are sent to its link partner under the
conditions of power-on, link-loss, or restart. At the same time, the KS8721BL/SL monitors incoming data to determine
its mode of operation. The parallel detection circuit is enabled as soon as either 10BASE-T normal link pulse (NLP) or
100BASE-TX idle is detected. The operation mode is congured based on the following priority:
Priority 1: 100BASE-TX, full-duplex
Priority 2: 100BASE-TX, half-duplex
Priority 3: 10BASE-T, full-duplex
Priority 4: 10BASE-T, half-duplex
When the KS8721BL/SL receives a burst of FLP from its link partner with three identical link code words (ignoring
acknowledge bit), it will store these code words in Register 5 and wait for the next three identical code words. Once the
KS8721BL/SL detects the second code words, it then congures itself according to the above-mentioned priority. In
addition, the KS8721BL/SL also checks for 100BASE-TX idle or 10BASE-T NLP symbols. If either is detected, the
KS8721BL/SL automatically congures to match the detected operating speed.
MII Management Interface
The KS8721BL/SL supports the IEEE 802.3 MII Management Interface, also known as the Management Data
Input/Output (MDIO) Interface. This interface allows upper-layer devices to monitor and control the state of the
KS8721BL/SL. The MDIO interface consists of the following:
A physical connection including a data line (MDIO), a clock line (MDC), and an optional interrupt line (INTRPT).
A specic protocol that runs across the above-mentioned physical connection that allows one controller to
communicate with multiple KS8721BL/SL devices. Each KS8721BL/SL is assigned an MII address between 0
and 31 by the PHYAD inputs.
An internal addressable set of fourteen 16-bit MDIO registers. Registers [0:6] are required and their functions
are specied by the IEEE 802.3 specications. Additional registers are provided for expanded functionality.
The INTPRT pin functions as a management data interrupt in the MII. An active Low or High in this pin indicates a
status change on the KS8721BL/SL based on 1fh.9 level control. Register bits at 1bh[15:8] are the interrupt enable bits.
Register bits at 1bh[7:0] are the interrupt condition bits. This interrupt is cleared by reading Register 1bh.
MII Data Interface
The data interface consists of separate channels for transmitting data from a 10/100 802.3 compliant Media Access
Controller (MAC) to the KS8721BL/SL, and for receiving data from the line. Normal data transmission is implemented in
4B nibble mode (4-bit wide nibbles).
Transmit Clock (TXC)
The transmit clock is normally generated by the KS8721BL/SL from an external 25MHz reference source at the X1
input. The transmit data and control signals must always be synchronized to the TXC by the MAC. The KS8721BL/SL
normally samples these signals on the rising edge of the TXC.
Receive Clock (RXC)
For 100BASE-TX links, the receive clock is continuously recovered from the line. If the link goes down, and auto-
negotiation is disabled, the receive clock operates off the master input clock (X1 or TXC). For 10BASE-T links, the
相關(guān)PDF資料
PDF描述
KSZ8721CL A2 TR TXRX PHY 10/100 3.3V 48-LQFP
KSZ8841-16MQL A6 IC MAC CTRLR 8/16BIT 128-PQFP
KSZ8841-32MVLI IC MAC CTRLR 32BIT 128-LQFP
KSZ8841-PMQL IC MAC CTRLR 32BIT 128-PQFP
KSZ8842-16MBLI TR IC ETHERNET SW 2PORT 100LFBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
KSZ8721BLTR 制造商:Micrel Inc 功能描述:Physical Layer Transceiver 1-Ch 100Mbps
KSZ8721BL-TR 功能描述:1/1 Transceiver Full MII, RMII 48-LQFP (7x7) 制造商:microchip technology 系列:- 包裝:剪切帶(CT) 零件狀態(tài):有效 類型:收發(fā)器 協(xié)議:MII,RMII 驅(qū)動(dòng)器/接收器數(shù):1/1 雙工:全 接收器滯后:- 數(shù)據(jù)速率:- 電壓 - 電源:3 V ~ 3.6 V 工作溫度:0°C ~ 70°C 安裝類型:表面貼裝 封裝/外殼:48-LQFP 供應(yīng)商器件封裝:48-LQFP(7x7) 標(biāo)準(zhǔn)包裝:1
KSZ8721BMC-EVAL 功能描述:以太網(wǎng)開(kāi)發(fā)工具 KSZ8721BMC Evaluation Board RoHS:否 制造商:Micrel 產(chǎn)品:Evaluation Boards 類型:Ethernet Transceivers 工具用于評(píng)估:KSZ8873RLL 接口類型:RMII 工作電源電壓:
KSZ8721BT 功能描述:以太網(wǎng) IC 10/100 Base-TX/FX Physical Layer Transceiver, Single 3.3V Supply, 48-TQFP (Lead Free) RoHS:否 制造商:Micrel 產(chǎn)品:Ethernet Switches 收發(fā)器數(shù)量:2 數(shù)據(jù)速率:10 Mb/s, 100 Mb/s 電源電壓-最大:1.25 V, 3.45 V 電源電壓-最小:1.15 V, 3.15 V 最大工作溫度:+ 85 C 封裝 / 箱體:QFN-64 封裝:Tray
KSZ8721BTA4 功能描述:TXRX 10/100 3.3V 48-TQFP RoHS:是 類別:集成電路 (IC) >> 接口 - 驅(qū)動(dòng)器,接收器,收發(fā)器 系列:- 標(biāo)準(zhǔn)包裝:1,140 系列:AU 類型:收發(fā)器 驅(qū)動(dòng)器/接收器數(shù):1/1 規(guī)程:CAN 電源電壓:5.3 V ~ 27 V 安裝類型:表面貼裝 封裝/外殼:14-SOIC(0.154",3.90mm 寬) 供應(yīng)商設(shè)備封裝:14-SO 包裝:管件 其它名稱:935267940512AU5790D14AU5790D14-ND