參數(shù)資料
型號(hào): LMX2306
廠商: National Semiconductor Corporation
英文描述: PLLatinum Low Power Frequency Synthesizer for RF Personal Communications(PLLatinum技術(shù)用于射頻個(gè)人通訊的低耗頻率合成器)
中文描述: PLLatinum頻率合成器的低功耗射頻個(gè)人通信(PLLatinum技術(shù)用于射頻個(gè)人通訊的低耗頻率合成器)
文件頁(yè)數(shù): 9/19頁(yè)
文件大?。?/td> 300K
代理商: LMX2306
1.0 Functional Description
(Continued)
1.3 FUNCTION AND INITIALIZATION LATCHES
Both the function and initialization latches write to the same registers. (See Section 1.7.1 DEVICE PROGRAMMING AFTER
FIRST APPLYING V
CC
section for initialization latch description.)
TABLE 1. Programmable Modes
C1
0
C2
1
F1
F2
F3–5
FoLD
CONTROL
F6
PD
F7
CP
F8
COUNTER
RESET
POWER DOWN
FASTLOCK
ENABLE
POLARITY
TRI-STATE
F9
F10
F11–14
TIMEOUT
COUNTER
VALUE
F15–F17
TEST
MODES
F18
FAST-
LOCK
CONTROL
TIMEOUT
COUNTER
ENABLE
POWER
DOWN
MODE
TABLE 2. Mode Select Truth Table
REGISTER
LEVEL
COUNTER
RESET
POWER
DOWN
PHASE
DETECTOR
POLARITY
NEGATIVE
CP
TRI-STATE
0
RESET
DISABLED
RESET
ENABELED
POWERED
UP
POWERED
DOWN
NORMAL
OPERATION
TRI-STATE
1
POSITIVE
FUNCTION DESCRIPTION
F1.
The
Counter Reset
enable mode bit F1, when activated, allows the reset of both N and R counters. Upon powering up, the
F1 bit needs to be disabled, then the N counter resumes counting in “close” alignment with the R counter. (The maximum error
is one prescalar cycle).
F2.
Refer to Section 1.3.1 POWERDOWN OPERATION section.
F3–5.
Controls output of
FoLD
pin. See FoLD truth table. See Table 4
F6. Phase Detector Polarity.
Depending upon VCO characteristics, F6 bit should be set accordingly. When VCO characteristics
are positive F6 should be set HIGH; When VCO characteristics are negative F6 should be set LOW
F7. Charge Pump TRI-STATE
is set using bit F7. For normal operation this bit is set to zero.
F8.
When the
FastLock Enable
bit is set the part is forced into one of the four FastLock modes. See description in Table 5 Fast-
Lock Decoding.
F9.
The
FastLock Control
bit determines the mode of operation when in FastLock (F8 = 1). When not in FastLock mode, FL
o
can be used as a general purpose output controlled by this bit. For F9 = 1, FL
o
is HIGH and for F9 = 0, FL
o
is LOW. See Table
5 for truth table.
F10. Timeout Counter Enable
bit is set to 1 to enable the timeout counter. See Table 5 for truth table.
F11–14. FastLock Timeout Counter
is set using bits F11-14. Table 6 for counter values.
F15–17.
Function bits F15–F17 are for
Test Modes
, and should be set to 0 for normal use.
F18.
Refer to Section 1.3.1 POWERDOWN OPERATION section.
DS100127-7
L
www.national.com
9
相關(guān)PDF資料
PDF描述
LMX2322 PLLatinumTM 2.0 GHz Frequency Synthesizer for RF Personal Communications
LMX2332LSLDX PLLatinumTM Low Power Dual Frequency Synthesizer for RF Personal Communications
LMX2330LSBX PLLatinumTM Low Power Dual Frequency Synthesizer for RF Personal Communications
LMX2330LSLDX PLLatinumTM Low Power Dual Frequency Synthesizer for RF Personal Communications
LMX2331LSLDX PLLatinumTM Low Power Dual Frequency Synthesizer for RF Personal Communications
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LMX2306_04 制造商:NSC 制造商全稱:National Semiconductor 功能描述:PLLatinum⑩ Low Power Frequency Synthesizer for RF Personal Communications
LMX2306LBX 制造商:未知廠家 制造商全稱:未知廠家 功能描述:FREQUENCY SYNTHESIZER|BICMOS|LLCC|16PIN|PLASTIC
LMX2306SLBX 制造商:Texas Instruments 功能描述:PLL Frequency Synthesizer Single 25MHz to 550MHz 16-Pin LAM CSP T/R
LMX2306SLBX/NOPB 功能描述:IC FREQ SYNTH 16LAMINATE CSP RoHS:是 類別:集成電路 (IC) >> 時(shí)鐘/計(jì)時(shí) - 時(shí)鐘發(fā)生器,PLL,頻率合成器 系列:PLLatinum™ 標(biāo)準(zhǔn)包裝:39 系列:- 類型:* PLL:帶旁路 輸入:時(shí)鐘 輸出:時(shí)鐘 電路數(shù):1 比率 - 輸入:輸出:1:10 差分 - 輸入:輸出:是/是 頻率 - 最大:170MHz 除法器/乘法器:無(wú)/無(wú) 電源電壓:2.375 V ~ 3.465 V 工作溫度:0°C ~ 70°C 安裝類型:* 封裝/外殼:* 供應(yīng)商設(shè)備封裝:* 包裝:*
LMX2306TM 制造商:Texas Instruments 功能描述:PLL Frequency Synthesizer Single 25MHz to 550MHz 16-Pin TSSOP Rail 制造商:Texas Instruments 功能描述:550MHZ SINGLE PLL 2306 TSSOP16