參數(shù)資料
型號(hào): LTC2241CUP-10#TRPBF
廠商: Linear Technology
文件頁數(shù): 16/28頁
文件大?。?/td> 0K
描述: IC ADC 10BIT 210MSPS 64-QFN
標(biāo)準(zhǔn)包裝: 2,000
位數(shù): 10
采樣率(每秒): 210M
數(shù)據(jù)接口: 并聯(lián)
轉(zhuǎn)換器數(shù)目: 1
功率耗散(最大): 805mW
電壓電源: 單電源
工作溫度: 0°C ~ 70°C
安裝類型: 表面貼裝
封裝/外殼: 64-WFQFN 裸露焊盤
供應(yīng)商設(shè)備封裝: 64-QFN(9x9)
包裝: 帶卷 (TR)
輸入數(shù)目和類型: 1 個(gè)差分,雙極
LTC2241-10
23
224110fb
APPLICATIONS INFORMATION
The lowest phase noise oscillators have single-ended
sinusoidal outputs, and for these devices the use of a
lter close to the ADC may be benecial. This lter should
be close to the ADC to both reduce roundtrip reection
times, as well as reduce the susceptibility of the traces
between the lter and the ADC. If the circuit is sensitive
to close-in phase noise, the power supply for oscillators
and any buffers must be very stable, or propagation de-
lay variation with supply will translate into phase noise.
Even though these clock sources may be regarded as
digital devices, do not operate them on a digital supply.
If your clock is also used to drive digital devices such as
an FPGA, you should locate the oscillator, and any clock
fan-out devices close to the ADC, and give the routing
to the ADC precedence. The clock signals to the FPGA
should have series termination at the driver to prevent
high frequency noise from the FPGA disturbing the sub-
strate of the clock fan-out device. If you use an FPGA as a
programmable divider, you must re-time the signal using
the original oscillator, and the re-timing ip-op as well
as the oscillator should be close to the ADC, and powered
with a very quiet supply.
For cases where there are multiple ADCs, or where the
clock source originates some distance away, differential
clock distribution is advisable. This is advisable both from
the perspective of EMI, but also to avoid receiving noise
from digital sources both radiated, as well as propagated in
the waveguides that exist between the layers of multilayer
PCBs. The differential pairs must be close together and
distanced from other signals. The differential pair should
be guarded on both sides with copper distanced at least
3x the distance between the traces, and grounded with
vias no more than 1/4 inch apart.
相關(guān)PDF資料
PDF描述
VE-J6B-MW-B1 CONVERTER MOD DC/DC 95V 100W
VE-24L-IU-F1 CONVERTER MOD DC/DC 28V 200W
VE-2NJ-IW-F1 CONVERTER MOD DC/DC 36V 100W
AD1674KN IC ADC 12BIT 100KSPS 28-DIP
LT1342CSW#TR IC TXRX 5V RS232 3V LOGIC 28SOIC
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
LTC2241CUP-12 制造商:LINER 制造商全稱:Linear Technology 功能描述:12-Bit, 210Msps ADC
LTC2241CUP-12#PBF 制造商:Linear Technology 功能描述:ADC Single Pipelined 210Msps 12-bit Parallel/LVDS 64-Pin QFN EP 制造商:Linear Technology 功能描述:IC ADC 12BIT 210MSPS 64-QFN 制造商:Linear Technology 功能描述:IC, ADC, 12BIT, 210MSPS, QFN-64; Resolution (Bits):12bit; Sampling Rate:210MSPS; Supply Voltage Type:Single; Supply Voltage Min:2.375V; Supply Voltage Max:2.625V; Supply Current:226mA; Digital IC Case Style:QFN; No. of Pins:64 ;RoHS Compliant: Yes
LTC2241CUP-12#TRPBF 制造商:Linear Technology 功能描述:ADC Single Pipelined 210Msps 12-bit Parallel/LVDS 64-Pin QFN EP T/R 制造商:Linear Technology 功能描述:IC ADC 12BIT 210MSPS 64-QFN
LTC2241CUP-12-PBF 制造商:LINER 制造商全稱:Linear Technology 功能描述:12-Bit, 210Msps ADC
LTC2241CUP-12-TR 制造商:LINER 制造商全稱:Linear Technology 功能描述:12-Bit, 210Msps ADC