參數(shù)資料
型號(hào): M4A3-192/96-6FAC
廠商: Lattice Semiconductor Corporation
文件頁(yè)數(shù): 9/62頁(yè)
文件大?。?/td> 0K
描述: IC CPLD ISP 4A 192MC 144FPBGA
標(biāo)準(zhǔn)包裝: 160
系列: ispMACH® 4A
可編程類(lèi)型: 系統(tǒng)內(nèi)可編程
最大延遲時(shí)間 tpd(1): 6.0ns
電壓電源 - 內(nèi)部: 3 V ~ 3.6 V
宏單元數(shù): 192
輸入/輸出數(shù): 96
工作溫度: 0°C ~ 70°C
安裝類(lèi)型: 表面貼裝
封裝/外殼: 144-BGA
供應(yīng)商設(shè)備封裝: 144-FPBGA(13x13)
包裝: 托盤(pán)
ispMACH 4A Family
17
I/O Cell
The I/O cell (Figures 10 and 11) simply consists of a programmable output enable, a feedback path, and
flip-flop (except ispMACH 4A devices with 1:1 macrocell-I/O cell ratio). An individual output enable
product term is provided for each I/O cell. The feedback signal drives the input switch matrix.
The I/O cell (Figure 10) contains a flip-flop, which provides the capability for storing the input in a D-type
register or latch. The clock can be any of the PAL block clocks. Both the direct and registered versions of
the input are sent to the input switch matrix. This allows for such functions as “time-domain-multiplexed”
data comparison, where the first data value is stored, and then the second data value is put on the I/O pin
and compared with the previous stored value.
Note that the flip-flop used in the ispMACH 4A I/O cell is independent of the flip-flops in the macrocells.
It powers up to a logic low.
Zero-Hold-Time Input Register
The ispMACH 4A devices have a zero-hold-time (ZHT) fuse which controls the time delay associated with
loading data into all I/O cell registers and latches. When programmed, the ZHT fuse increases the data path
setup delays to input storage elements, matching equivalent delays in the clock path. When the fuse is erased,
the setup time to the input storage element is minimized. This feature facilitates doing worst-case designs
for which data is loaded from sources which have low (or zero) minimum output propagation delays from
clock edges.
D/L
Q
Block CLK3
Block CLK2
Block CLK1
Block CLK0
To Input
Switch
Matrix
Individual
Output Enable
Product Term
From Output
Switch Matrix
17466G-017
17466G-018
Figure 10. I/O Cell for ispMACH 4A Devices with 2:1
Macrocell-I/O Cell Ratio
Figure 11. I/O Cell for ispMACH 4A Devices with 1:1
Macrocell-I/O Cell Ratio
To Input
Switch
Matrix
Individual
Output Enable
Product Term
From Output
Switch Matrix
Power-up reset
相關(guān)PDF資料
PDF描述
T491D226K035AT CAP TANT 22UF 35V 10% 2917
LC5512MB-45F256C IC XPLD 512MC 4.5NS 256FPBGA
GQM2195C2E6R8CB12D CAP CER 6.8PF 250V NP0 0805
GCM02DSUN CONN EDGECARD 4POS DIP .156 SLD
LC5512MB-75FN256I IC CPLD 512MACROCELLS 256FPBGA
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
M4A3216S601C-A 制造商:Motocraft 功能描述:4x600R 1206 Bead Array
M4A3-256/128-10AC 制造商:LATTICE 制造商全稱(chēng):Lattice Semiconductor 功能描述:High Performance E 2 CMOS In-System Programmable Logic
M4A3-256/128-10AI 制造商:LATTICE 制造商全稱(chēng):Lattice Semiconductor 功能描述:High Performance E 2 CMOS In-System Programmable Logic
M4A3-256/128-10FAC 功能描述:CPLD - 復(fù)雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100
M4A3-256/128-10FAI 功能描述:CPLD - 復(fù)雜可編程邏輯器件 HI PERF E2CMOS PLD RoHS:否 制造商:Lattice 系列: 存儲(chǔ)類(lèi)型:EEPROM 大電池?cái)?shù)量:128 最大工作頻率:333 MHz 延遲時(shí)間:2.7 ns 可編程輸入/輸出端數(shù)量:64 工作電源電壓:3.3 V 最大工作溫度:+ 90 C 最小工作溫度:0 C 封裝 / 箱體:TQFP-100