Communications Processor (CP)
MOTOROLA
MC68302 USER’S MANUAL
4-129
the buffer, sets the overrun (OV) bit in the BD, and generates the RX interrupt (if en-
abled). The receiver then enters hunt mode immediately.
2. Carrier Detect Lost During Message Reception—When this error occurs and the chan-
nel is not programmed to control this line with software, the channel terminates recep-
tion, closes the buffer, sets the carrier detect lost (CD) bit in the BD, and generates the
RX interrupt (if enabled). This error has the highest priority; the rest of the message is
lost and no other errors are checked. The receiver then enters hunt mode immediately.
3. Busy Condition—If the RISC controller tries to use an Rx BD that is not empty, the
busy condition is encountered. No data is received and the current Rx BD is left un-
modified. After new buffers are provided, the user should issue the ENTER HUNT
MODE command.
4.5.16.7 Transparent Mode Register
Each SCC mode register is a 16-bit, memory-mapped, read-write register that controls the
SCC operation. The term transparent mode register refers to the protocol-specific bits (15–
6) of the SCC mode register when that SCC is configured for transparent mode. The trans-
parent mode register is cleared by reset. All undefined bits should be written with zero.
Bit 15—Reserved for future use; should be written with zero.
EXSYN — External Sync Mode
When this mode is selected, the receiver and transmitter expect external logic to indicate
the beginning of the data field by using the CD1/L1SY1 pin, if SCC1 is used, and the CD2
and CD3 pins, respectively, if SCC2 or SCC3 is used. In this mode, there is no carrier de-
tect function for the SCC.
When the channel is programmed to work through the serial channels physical interface
(IDL or GCI) and EXSYN is set, the layer 1 logic carries out the synchronization using the
L1SY1 pin. In PCM mode, the L1SY1–L1SY0 pins are used. In NMSI mode, the CD pins
(and the CD timing) are used to synchronize the data. CD should go low on the second
valid data bit of the receive data stream.
If this bit is cleared, the receiver will look for the SYN1–SYN2 sequence in the data syn-
chronization register to achieve synchronization, and the transmitter uses the CTS pin ac-
cording to the DIAG1–DIAG0 bits in the SCM. The receiver also uses the CD pin
according to the DIAG1–DIAG0 bits in the SCM.
NTSYN—No Transmit SYNC
This bit must be set for the SCC to operate in a totally transparent (promiscuous) mode.
REVD—Reverse Data
When this bit is set, the receiver and transmitter will reverse the character bit order, trans-
mitting the most significant bit first.
15
14
13
12
11
10
9
8
7
6
5
0
—
EXSYN NTSYN
REVD
—
—
—
—
—
—
COMMON SCC MODE BITS