參數(shù)資料
型號(hào): MC68HC05F8B
廠商: FREESCALE SEMICONDUCTOR INC
元件分類: 微控制器/微處理器
英文描述: 8-BIT, MROM, 1.8 MHz, MICROCONTROLLER, PDIP56
封裝: PLASTIC, SDIP-56
文件頁(yè)數(shù): 123/126頁(yè)
文件大小: 1084K
代理商: MC68HC05F8B
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)當(dāng)前第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)
MOTOROLA
10-10
MC68HC05F8
CPU CORE AND INSTRUCTION SET
10
Table 10-8 M68HC05 opcode map
Bit
manipulation
Branc
h
Read/modify/write
Contr
ol
Register/memor
y
BTB
BSC
REL
DIR
INH
IX1
IX
INH
IMM
DIR
EXT
IX2
IX1
IX
High
0123456789
A
B
C
D
E
F
High
Lo
w
0000
0001
0010
0011
0100
0101
0110
0111
1000
1001
1010
1011
1100
1101
1110
1111
Lo
w
0
0000
553533659
234543
0
0000
BRSET0
BSET0
BRA
NEG
NEGA
NEGX
NEG
R
TI
SUB
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
1
INH
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
1
0001
553
6
234543
1
0001
BRCLR0
BCLR0
BRN
RT
S
CMP
3
BTB
2
BSC
2
REL
1
INH
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
2
0010
553
11
234543
2
0010
BRSET1
BSET1
BHI
MUL
SBC
3
BTB
2
BSC
2
REL
1
INH
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
3
0011
55353365
10
234543
3
0011
BRCLR1
BCLR1
BLS
COM
COMA
COMX
COM
SWI
CPX
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
1
INH
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
4
0100
55353365
234543
4
0100
BRSET2
BSET2
BCC
LSR
LSRA
LSRX
LSR
AND
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
5
0101
553
234543
5
0101
BRCLR2
BCLR2
BCS
BIT
3
BTB
2
BSC
2
REL
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
6
0110
55353365
234543
6
0110
BRSET3
BSET3
BNE
R
OR
R
ORA
R
ORX
R
OR
R
OR
LD
A
LD
A
LD
A
LD
A
LD
A
LD
A
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
7
0111
55353365
2
45654
7
0111
BRCLR3
BCLR3
BEQ
ASR
ASRA
ASRX
ASR
TA
X
ST
A
ST
A
ST
A
ST
A
ST
A
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
1
INH
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
8
1000
55353365
2234543
8
1000
BRSET4
BSET4
BHCC
LSL
LSLA
LSLX
LSL
CLC
EOR
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
1
INH
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
9
1001
55353365
2234543
9
1001
BRCLR4
BCLR4
BHCS
R
OL
R
OLA
R
OLX
R
OL
R
OL
SEC
ADC
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
1
INH
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
A
1010
55353365
2234543
A
1010
BRSET5
BSET5
BPL
DEC
DECA
DECX
DEC
CLI
ORA
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
1
INH
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
B
1011
553
2234543
B
1011
BRCLR5
BCLR5
BMI
SEI
ADD
3
BTB
2
BSC
2
REL
1
INH
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
C
1100
55353365
2
23432
C
1100
BRSET6
BSET6
BMC
INC
INCA
INCX
INC
RSP
JMP
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
1
INH
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
D
1101
55343354
2656765
D
1101
BRCLR6
BCLR6
BMS
TST
A
TSTX
TST
NOP
BSR
JSR
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
1
INH
2
REL
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
E
1110
553
2
234543
E
1110
BRSET7
BSET7
BIL
ST
OP
LDX
3
BTB
2
BSC
2
REL
1
INH
2
IMM
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
F
1111
5535336522
45654
F
1111
BRCLR7
BCLR7
BIH
CLR
CLRA
CLRX
CLR
W
AIT
TXA
STX
3
BTB
2
BSC
2
REL
2
DIR
1
INH
1
INH
2
IX1
1
IX
1
INH
1
INH
2
DIR
3
EXT
3
IX2
2
IX1
1
IX
F
1111
3
0
0000
SUB
1I
X
Opcode
in
he
xadecimal
Opcode
in
binar
y
Address
mode
Cycles
Bytes
Mnemonic
Leg
end
Abbre
viations
f
or
ad
dress
modes
and
register
s
BSC
BTB
DIR
EXT
INH
IMM
IX
IX1
IX2
REL
A
X
Bit
set/clear
Bit
test
and
br
anch
Direct
Extended
Inherent
Immediate
Inde
xed
(no
offset)
Inde
xed,
1
b
yte
(8-bit)
offset
Inde
xed,
2
b
yte
(16-bit)
offset
Relativ
e
Accum
ulator
Inde
xregister
Not
implemented
TPG
94
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
In
c
..
.
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
相關(guān)PDF資料
PDF描述
MC68HC05F8FU 8-BIT, MROM, 1.8 MHz, MICROCONTROLLER, PQFP64
MC68HC05I8FU 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PQFP64
MC68HC05J1DW 8-BIT, MROM, 2.1 MHz, MICROCONTROLLER, PDSO20
MC68HC05J1CP 8-BIT, MROM, 2.1 MHz, MICROCONTROLLER, PDIP20
MC68HC05J5AJDWR2 8-BIT, MROM, 2.1 MHz, MICROCONTROLLER, PDSO16
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68HC05J1 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:HCMOS MICROCONTROLLER UNIT
MC68HC05J1A 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontrollers
MC68HC05J1ACDW 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontrollers
MC68HC05J1ACP 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontrollers
MC68HC05J1ADW 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:Microcontrollers