參數(shù)資料
型號(hào): MC68HC11A0CP2
廠商: FREESCALE SEMICONDUCTOR INC
元件分類: 微控制器/微處理器
英文描述: 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PDIP48
封裝: PLASTIC, DIP-48
文件頁(yè)數(shù): 7/158頁(yè)
文件大?。?/td> 3803K
代理商: MC68HC11A0CP2
第1頁(yè)第2頁(yè)第3頁(yè)第4頁(yè)第5頁(yè)第6頁(yè)當(dāng)前第7頁(yè)第8頁(yè)第9頁(yè)第10頁(yè)第11頁(yè)第12頁(yè)第13頁(yè)第14頁(yè)第15頁(yè)第16頁(yè)第17頁(yè)第18頁(yè)第19頁(yè)第20頁(yè)第21頁(yè)第22頁(yè)第23頁(yè)第24頁(yè)第25頁(yè)第26頁(yè)第27頁(yè)第28頁(yè)第29頁(yè)第30頁(yè)第31頁(yè)第32頁(yè)第33頁(yè)第34頁(yè)第35頁(yè)第36頁(yè)第37頁(yè)第38頁(yè)第39頁(yè)第40頁(yè)第41頁(yè)第42頁(yè)第43頁(yè)第44頁(yè)第45頁(yè)第46頁(yè)第47頁(yè)第48頁(yè)第49頁(yè)第50頁(yè)第51頁(yè)第52頁(yè)第53頁(yè)第54頁(yè)第55頁(yè)第56頁(yè)第57頁(yè)第58頁(yè)第59頁(yè)第60頁(yè)第61頁(yè)第62頁(yè)第63頁(yè)第64頁(yè)第65頁(yè)第66頁(yè)第67頁(yè)第68頁(yè)第69頁(yè)第70頁(yè)第71頁(yè)第72頁(yè)第73頁(yè)第74頁(yè)第75頁(yè)第76頁(yè)第77頁(yè)第78頁(yè)第79頁(yè)第80頁(yè)第81頁(yè)第82頁(yè)第83頁(yè)第84頁(yè)第85頁(yè)第86頁(yè)第87頁(yè)第88頁(yè)第89頁(yè)第90頁(yè)第91頁(yè)第92頁(yè)第93頁(yè)第94頁(yè)第95頁(yè)第96頁(yè)第97頁(yè)第98頁(yè)第99頁(yè)第100頁(yè)第101頁(yè)第102頁(yè)第103頁(yè)第104頁(yè)第105頁(yè)第106頁(yè)第107頁(yè)第108頁(yè)第109頁(yè)第110頁(yè)第111頁(yè)第112頁(yè)第113頁(yè)第114頁(yè)第115頁(yè)第116頁(yè)第117頁(yè)第118頁(yè)第119頁(yè)第120頁(yè)第121頁(yè)第122頁(yè)第123頁(yè)第124頁(yè)第125頁(yè)第126頁(yè)第127頁(yè)第128頁(yè)第129頁(yè)第130頁(yè)第131頁(yè)第132頁(yè)第133頁(yè)第134頁(yè)第135頁(yè)第136頁(yè)第137頁(yè)第138頁(yè)第139頁(yè)第140頁(yè)第141頁(yè)第142頁(yè)第143頁(yè)第144頁(yè)第145頁(yè)第146頁(yè)第147頁(yè)第148頁(yè)第149頁(yè)第150頁(yè)第151頁(yè)第152頁(yè)第153頁(yè)第154頁(yè)第155頁(yè)第156頁(yè)第157頁(yè)第158頁(yè)
CPU, ADDRESSING MODES, AND INSTRUCTION SET
MC68HC11A8
10-6
TECHNICAL DATA
10
Table 10-1 MC68HC11A8 Instructions, Addressing Modes, and Execution Times
(Sheet 1 of 6)
Source
Form(s)
Operation
Boolean Expression
Addressing
Mode for
Operand
Machine Coding
(Hexadecimal)
Bytes
Cycle
by
Cycle*
Condition Codes
Opcode
Operand(s)
S X H I N Z V C
ABA
Add Accumulators
A + B
→ A
INH
1B
1
2
2-1
- - ¤ - ¤ ¤ ¤ ¤
ABX
Add B to X
IX + 00:B
→ IX
INH
3A
1
3
2-2
- - - - - - - -
ABY
Add B to Y
IY + 00:B
→ IY
INH
18 3A
2
4
2-4
- - - - - - - -
ADCA
(opr)
Add with Carry to A
A + M + C
→ A
A IMM
A DIR
A EXT
A IND,X
A IND,Y
89
99
B9
A9
18 A9
ii
dd
hh
ll
ff
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - ¤ - ¤ ¤ ¤ ¤
ADCB (opr) Add with Carry to B
B + M + C
→ B
B IMM
B DIR
B EXT
B IND,X
B IND,Y
C9
D9
F9
E9
18 E9
ii
dd
hh
ll
ff
2
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - ¤ - ¤ ¤ ¤ ¤
ADDA (opr) Add Memory to A
A + M
→ A
A IMM
A DIR
A EXT
A IND,X
A IND,Y
8B
9B
BB
AB
18 AB
ii
dd
hh
ll
ff
2
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - ¤ - ¤ ¤ ¤ ¤
ADDB (opr) Add Memory to B
B + M
→ B
B IMM
B DIR
B EXT
B IND,X
B IND,Y
CB
DB
FB
EB
18 EB
ii
dd
hh
ll
ff
2
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - ¤ - ¤ ¤ ¤ ¤
ADDD (opr) Add 16-Bit to D
D + M:M + 1
→ D
IMM
DIR
EXT
IND,X
IND,Y
C3
D3
F3
E3
18 E3
jj
kk
dd
hh
ll
ff
3
2
3
2
3
4
5
6
7
3-3
4-7
5-10
6-10
7-8
- - - - ¤ ¤ ¤ ¤
ANDA (opr) AND A with Memory
AM
→ A
A IMM
A DIR
A EXT
A IND,X
A IND,Y
84
94
B4
A4
18 A4
ii
dd
hh
ll
ff
2
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - - - ¤ ¤ 0 -
ANDB (opr) AND B with Memory
BM
→ B
B IMM
B DIR
B EXT
B IND,X
B IND,Y
C4
D4
F4
E4
18 E4
ii
dd
hh
ll
ff
2
3
2
3
2
3
4
5
3-1
4-1
5-2
6-2
7-2
- - - - ¤ ¤ 0 -
ASL (opr)
Arithmetic Shift Left
EXT
IND,X
IND,Y
A INH
B INH
78
68
18 68
48
58
hh
ll
ff
3
2
3
1
6
7
2
5-8
6-3
7-3
2-1
- - - - ¤ ¤ ¤ ¤
ASLA
ASLB
ASLD
Arithmetic Shift Left Double
INH
05
1
3
2-2
- - - - ¤ ¤ ¤ ¤
ASR (opr)
Arithmetic Shift Right
EXT
IND,X
IND,Y
A INH
B INH
77
67
18 67
47
57
hh
ll
ff
3
2
3
1
6
7
2
5-8
6-3
7-3
2-1
- - - - ¤ ¤ ¤ ¤
ASRA
ASRB
BCC (rel)
Branch if Carry Clear
? C = 0
REL
24 rr
2
3
8-1
- - - - - - - -
BCLR (opr)
(msk)
Clear Bit(s)
M(mm)
→ M
DIR
IND,X
IND,Y
15
1D
18 1D
dd
mm
ff
mm
ff
mm
3
4
6
7
8
4-10
6-13
7-10
- - - - ¤ ¤ 0 -
BCS (rel)
Branch if Carry Set
? C = 1
REL
25 rr
2
3
8-1
- - - - - - - -
BEQ (rel)
Branch if = Zero
? Z = 1
REL
27 rr
2
3
8-1
- - - - - - - -
BGE (rel)
Branch if
≥ Zero
? N
⊕ V = 0
REL
2C rr
2
3
8-1
- - - - - - - -
BGT (rel)
Branch if > Zero
? Z + (N
⊕ V) = 0
REL
2E rr
2
3
8-1
- - - - - - - -
BHI (rel)
Branch if Higher
? C + Z = 0
REL
22 rr
2
3
8-1
- - - - - - - -
BHS (rel)
Branch if Higher or Same
? C = 0
REL
24 rr
2
3
8-1
- - - - - - - -
*Cycle-by-cycle number provides a reference to Tables 10-2 through 10-8 which detail cycle-by-cycle operation.
Example: Table 10-1 Cycle-by-Cycle column reference number 2-4 equals Table 10-2 line item 2-4.
Cb0
b7
0
Cb0
b15
0
C
b0
b7
F
re
e
sc
a
le
S
e
m
ic
o
n
d
u
c
to
r,
I
Freescale Semiconductor, Inc.
For More Information On This Product,
Go to: www.freescale.com
n
c
..
.
相關(guān)PDF資料
PDF描述
MC68HC11A8BCFN2 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PQCC52
MC68HC11A8BVP2 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PDIP48
MC68HC11A0CFN2 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PQCC52
MC68HC11A1CFN3 8-BIT, MROM, 3 MHz, MICROCONTROLLER, PQCC52
MC68HCP11A1CP2 8-BIT, MROM, 2 MHz, MICROCONTROLLER, PDIP48
相關(guān)代理商/技術(shù)參數(shù)
參數(shù)描述
MC68HC11A0CP3 制造商:MOTOROLA 制造商全稱:Motorola, Inc 功能描述:HCMOS Single-Chip Microcontroller
MC68HC11A0FB 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers
MC68HC11A0FB1 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers
MC68HC11A0FB3 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers
MC68HC11A0FB4 制造商:FREESCALE 制造商全稱:Freescale Semiconductor, Inc 功能描述:ROM-based high-performance microcontrollers